1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Generic SH7786 PCI-Express operations.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 - 2010 Paul Mundt
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include "pcie-sh7786.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun enum {
15*4882a593Smuzhiyun PCI_ACCESS_READ,
16*4882a593Smuzhiyun PCI_ACCESS_WRITE,
17*4882a593Smuzhiyun };
18*4882a593Smuzhiyun
sh7786_pcie_config_access(unsigned char access_type,struct pci_bus * bus,unsigned int devfn,int where,u32 * data)19*4882a593Smuzhiyun static int sh7786_pcie_config_access(unsigned char access_type,
20*4882a593Smuzhiyun struct pci_bus *bus, unsigned int devfn, int where, u32 *data)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct pci_channel *chan = bus->sysdata;
23*4882a593Smuzhiyun int dev, func, type, reg;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun dev = PCI_SLOT(devfn);
26*4882a593Smuzhiyun func = PCI_FUNC(devfn);
27*4882a593Smuzhiyun type = !!bus->parent;
28*4882a593Smuzhiyun reg = where & ~3;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun if (bus->number > 255 || dev > 31 || func > 7)
31*4882a593Smuzhiyun return PCIBIOS_FUNC_NOT_SUPPORTED;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * While each channel has its own memory-mapped extended config
35*4882a593Smuzhiyun * space, it's generally only accessible when in endpoint mode.
36*4882a593Smuzhiyun * When in root complex mode, the controller is unable to target
37*4882a593Smuzhiyun * itself with either type 0 or type 1 accesses, and indeed, any
38*4882a593Smuzhiyun * controller initiated target transfer to its own config space
39*4882a593Smuzhiyun * result in a completer abort.
40*4882a593Smuzhiyun *
41*4882a593Smuzhiyun * Each channel effectively only supports a single device, but as
42*4882a593Smuzhiyun * the same channel <-> device access works for any PCI_SLOT()
43*4882a593Smuzhiyun * value, we cheat a bit here and bind the controller's config
44*4882a593Smuzhiyun * space to devfn 0 in order to enable self-enumeration. In this
45*4882a593Smuzhiyun * case the regular PAR/PDR path is sidelined and the mangled
46*4882a593Smuzhiyun * config access itself is initiated as a SuperHyway transaction.
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun if (pci_is_root_bus(bus)) {
49*4882a593Smuzhiyun if (dev == 0) {
50*4882a593Smuzhiyun if (access_type == PCI_ACCESS_READ)
51*4882a593Smuzhiyun *data = pci_read_reg(chan, PCI_REG(reg));
52*4882a593Smuzhiyun else
53*4882a593Smuzhiyun pci_write_reg(chan, *data, PCI_REG(reg));
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
56*4882a593Smuzhiyun } else if (dev > 1)
57*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Clear errors */
61*4882a593Smuzhiyun pci_write_reg(chan, pci_read_reg(chan, SH4A_PCIEERRFR), SH4A_PCIEERRFR);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Set the PIO address */
64*4882a593Smuzhiyun pci_write_reg(chan, (bus->number << 24) | (dev << 19) |
65*4882a593Smuzhiyun (func << 16) | reg, SH4A_PCIEPAR);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Enable the configuration access */
68*4882a593Smuzhiyun pci_write_reg(chan, (1 << 31) | (type << 8), SH4A_PCIEPCTLR);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* Check for errors */
71*4882a593Smuzhiyun if (pci_read_reg(chan, SH4A_PCIEERRFR) & 0x10)
72*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Check for master and target aborts */
75*4882a593Smuzhiyun if (pci_read_reg(chan, SH4A_PCIEPCICONF1) & ((1 << 29) | (1 << 28)))
76*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (access_type == PCI_ACCESS_READ)
79*4882a593Smuzhiyun *data = pci_read_reg(chan, SH4A_PCIEPDR);
80*4882a593Smuzhiyun else
81*4882a593Smuzhiyun pci_write_reg(chan, *data, SH4A_PCIEPDR);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Disable the configuration access */
84*4882a593Smuzhiyun pci_write_reg(chan, 0, SH4A_PCIEPCTLR);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
sh7786_pcie_read(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 * val)89*4882a593Smuzhiyun static int sh7786_pcie_read(struct pci_bus *bus, unsigned int devfn,
90*4882a593Smuzhiyun int where, int size, u32 *val)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun unsigned long flags;
93*4882a593Smuzhiyun int ret;
94*4882a593Smuzhiyun u32 data;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if ((size == 2) && (where & 1))
97*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
98*4882a593Smuzhiyun else if ((size == 4) && (where & 3))
99*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun raw_spin_lock_irqsave(&pci_config_lock, flags);
102*4882a593Smuzhiyun ret = sh7786_pcie_config_access(PCI_ACCESS_READ, bus,
103*4882a593Smuzhiyun devfn, where, &data);
104*4882a593Smuzhiyun if (ret != PCIBIOS_SUCCESSFUL) {
105*4882a593Smuzhiyun *val = 0xffffffff;
106*4882a593Smuzhiyun goto out;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (size == 1)
110*4882a593Smuzhiyun *val = (data >> ((where & 3) << 3)) & 0xff;
111*4882a593Smuzhiyun else if (size == 2)
112*4882a593Smuzhiyun *val = (data >> ((where & 2) << 3)) & 0xffff;
113*4882a593Smuzhiyun else
114*4882a593Smuzhiyun *val = data;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x "
117*4882a593Smuzhiyun "where=0x%04x size=%d val=0x%08lx\n", bus->number,
118*4882a593Smuzhiyun devfn, where, size, (unsigned long)*val);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun out:
121*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pci_config_lock, flags);
122*4882a593Smuzhiyun return ret;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
sh7786_pcie_write(struct pci_bus * bus,unsigned int devfn,int where,int size,u32 val)125*4882a593Smuzhiyun static int sh7786_pcie_write(struct pci_bus *bus, unsigned int devfn,
126*4882a593Smuzhiyun int where, int size, u32 val)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun unsigned long flags;
129*4882a593Smuzhiyun int shift, ret;
130*4882a593Smuzhiyun u32 data;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if ((size == 2) && (where & 1))
133*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
134*4882a593Smuzhiyun else if ((size == 4) && (where & 3))
135*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun raw_spin_lock_irqsave(&pci_config_lock, flags);
138*4882a593Smuzhiyun ret = sh7786_pcie_config_access(PCI_ACCESS_READ, bus,
139*4882a593Smuzhiyun devfn, where, &data);
140*4882a593Smuzhiyun if (ret != PCIBIOS_SUCCESSFUL)
141*4882a593Smuzhiyun goto out;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x "
144*4882a593Smuzhiyun "where=0x%04x size=%d val=%08lx\n", bus->number,
145*4882a593Smuzhiyun devfn, where, size, (unsigned long)val);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (size == 1) {
148*4882a593Smuzhiyun shift = (where & 3) << 3;
149*4882a593Smuzhiyun data &= ~(0xff << shift);
150*4882a593Smuzhiyun data |= ((val & 0xff) << shift);
151*4882a593Smuzhiyun } else if (size == 2) {
152*4882a593Smuzhiyun shift = (where & 2) << 3;
153*4882a593Smuzhiyun data &= ~(0xffff << shift);
154*4882a593Smuzhiyun data |= ((val & 0xffff) << shift);
155*4882a593Smuzhiyun } else
156*4882a593Smuzhiyun data = val;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun ret = sh7786_pcie_config_access(PCI_ACCESS_WRITE, bus,
159*4882a593Smuzhiyun devfn, where, &data);
160*4882a593Smuzhiyun out:
161*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pci_config_lock, flags);
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun struct pci_ops sh7786_pci_ops = {
166*4882a593Smuzhiyun .read = sh7786_pcie_read,
167*4882a593Smuzhiyun .write = sh7786_pcie_write,
168*4882a593Smuzhiyun };
169