1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SH7760 DMABRG IRQ handling
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (c) 2007 MSC Vertriebsges.m.b.H, Manuel Lauss <mlau@msc-ge.com>
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/interrupt.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <asm/dma.h>
12*4882a593Smuzhiyun #include <asm/dmabrg.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /*
16*4882a593Smuzhiyun * The DMABRG is a special DMA unit within the SH7760. It does transfers
17*4882a593Smuzhiyun * from USB-SRAM/Audio units to main memory (and also the LCDC; but that
18*4882a593Smuzhiyun * part is sensibly placed in the LCDC registers and requires no irqs)
19*4882a593Smuzhiyun * It has 3 IRQ lines which trigger 10 events, and works independently
20*4882a593Smuzhiyun * from the traditional SH DMAC (although it blocks usage of DMAC 0)
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * BRGIRQID | component | dir | meaning | source
23*4882a593Smuzhiyun * -----------------------------------------------------
24*4882a593Smuzhiyun * 0 | USB-DMA | ... | xfer done | DMABRGI1
25*4882a593Smuzhiyun * 1 | USB-UAE | ... | USB addr err.| DMABRGI0
26*4882a593Smuzhiyun * 2 | HAC0/SSI0 | play| all done | DMABRGI1
27*4882a593Smuzhiyun * 3 | HAC0/SSI0 | play| half done | DMABRGI2
28*4882a593Smuzhiyun * 4 | HAC0/SSI0 | rec | all done | DMABRGI1
29*4882a593Smuzhiyun * 5 | HAC0/SSI0 | rec | half done | DMABRGI2
30*4882a593Smuzhiyun * 6 | HAC1/SSI1 | play| all done | DMABRGI1
31*4882a593Smuzhiyun * 7 | HAC1/SSI1 | play| half done | DMABRGI2
32*4882a593Smuzhiyun * 8 | HAC1/SSI1 | rec | all done | DMABRGI1
33*4882a593Smuzhiyun * 9 | HAC1/SSI1 | rec | half done | DMABRGI2
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * all can be enabled/disabled in the DMABRGCR register,
36*4882a593Smuzhiyun * as well as checked if they occurred.
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * DMABRGI0 services USB DMA Address errors, but it still must be
39*4882a593Smuzhiyun * enabled/acked in the DMABRGCR register. USB-DMA complete indicator
40*4882a593Smuzhiyun * is grouped together with the audio buffer end indicators, too bad...
41*4882a593Smuzhiyun *
42*4882a593Smuzhiyun * DMABRGCR: Bits 31-24: audio-dma ENABLE flags,
43*4882a593Smuzhiyun * Bits 23-16: audio-dma STATUS flags,
44*4882a593Smuzhiyun * Bits 9-8: USB error/xfer ENABLE,
45*4882a593Smuzhiyun * Bits 1-0: USB error/xfer STATUS.
46*4882a593Smuzhiyun * Ack an IRQ by writing 0 to the STATUS flag.
47*4882a593Smuzhiyun * Mask IRQ by writing 0 to ENABLE flag.
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * Usage is almost like with any other IRQ:
50*4882a593Smuzhiyun * dmabrg_request_irq(BRGIRQID, handler, data)
51*4882a593Smuzhiyun * dmabrg_free_irq(BRGIRQID)
52*4882a593Smuzhiyun *
53*4882a593Smuzhiyun * handler prototype: void brgirqhandler(void *data)
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define DMARSRA 0xfe090000
57*4882a593Smuzhiyun #define DMAOR 0xffa00040
58*4882a593Smuzhiyun #define DMACHCR0 0xffa0000c
59*4882a593Smuzhiyun #define DMABRGCR 0xfe3c0000
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define DMAOR_BRG 0x0000c000
62*4882a593Smuzhiyun #define DMAOR_DMEN 0x00000001
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define DMABRGI0 68
65*4882a593Smuzhiyun #define DMABRGI1 69
66*4882a593Smuzhiyun #define DMABRGI2 70
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct dmabrg_handler {
69*4882a593Smuzhiyun void (*handler)(void *);
70*4882a593Smuzhiyun void *data;
71*4882a593Smuzhiyun } *dmabrg_handlers;
72*4882a593Smuzhiyun
dmabrg_call_handler(int i)73*4882a593Smuzhiyun static inline void dmabrg_call_handler(int i)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun dmabrg_handlers[i].handler(dmabrg_handlers[i].data);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * main DMABRG irq handler. It acks irqs and then
80*4882a593Smuzhiyun * handles every set and unmasked bit sequentially.
81*4882a593Smuzhiyun * No locking and no validity checks; it should be
82*4882a593Smuzhiyun * as fast as possible (audio!)
83*4882a593Smuzhiyun */
dmabrg_irq(int irq,void * data)84*4882a593Smuzhiyun static irqreturn_t dmabrg_irq(int irq, void *data)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun unsigned long dcr;
87*4882a593Smuzhiyun unsigned int i;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun dcr = __raw_readl(DMABRGCR);
90*4882a593Smuzhiyun __raw_writel(dcr & ~0x00ff0003, DMABRGCR); /* ack all */
91*4882a593Smuzhiyun dcr &= dcr >> 8; /* ignore masked */
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* USB stuff, get it out of the way first */
94*4882a593Smuzhiyun if (dcr & 1)
95*4882a593Smuzhiyun dmabrg_call_handler(DMABRGIRQ_USBDMA);
96*4882a593Smuzhiyun if (dcr & 2)
97*4882a593Smuzhiyun dmabrg_call_handler(DMABRGIRQ_USBDMAERR);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Audio */
100*4882a593Smuzhiyun dcr >>= 16;
101*4882a593Smuzhiyun while (dcr) {
102*4882a593Smuzhiyun i = __ffs(dcr);
103*4882a593Smuzhiyun dcr &= dcr - 1;
104*4882a593Smuzhiyun dmabrg_call_handler(i + DMABRGIRQ_A0TXF);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun return IRQ_HANDLED;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
dmabrg_disable_irq(unsigned int dmairq)109*4882a593Smuzhiyun static void dmabrg_disable_irq(unsigned int dmairq)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun unsigned long dcr;
112*4882a593Smuzhiyun dcr = __raw_readl(DMABRGCR);
113*4882a593Smuzhiyun dcr &= ~(1 << ((dmairq > 1) ? dmairq + 22 : dmairq + 8));
114*4882a593Smuzhiyun __raw_writel(dcr, DMABRGCR);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
dmabrg_enable_irq(unsigned int dmairq)117*4882a593Smuzhiyun static void dmabrg_enable_irq(unsigned int dmairq)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun unsigned long dcr;
120*4882a593Smuzhiyun dcr = __raw_readl(DMABRGCR);
121*4882a593Smuzhiyun dcr |= (1 << ((dmairq > 1) ? dmairq + 22 : dmairq + 8));
122*4882a593Smuzhiyun __raw_writel(dcr, DMABRGCR);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
dmabrg_request_irq(unsigned int dmairq,void (* handler)(void *),void * data)125*4882a593Smuzhiyun int dmabrg_request_irq(unsigned int dmairq, void(*handler)(void*),
126*4882a593Smuzhiyun void *data)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun if ((dmairq > 9) || !handler)
129*4882a593Smuzhiyun return -ENOENT;
130*4882a593Smuzhiyun if (dmabrg_handlers[dmairq].handler)
131*4882a593Smuzhiyun return -EBUSY;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun dmabrg_handlers[dmairq].handler = handler;
134*4882a593Smuzhiyun dmabrg_handlers[dmairq].data = data;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun dmabrg_enable_irq(dmairq);
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dmabrg_request_irq);
140*4882a593Smuzhiyun
dmabrg_free_irq(unsigned int dmairq)141*4882a593Smuzhiyun void dmabrg_free_irq(unsigned int dmairq)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun if (likely(dmairq < 10)) {
144*4882a593Smuzhiyun dmabrg_disable_irq(dmairq);
145*4882a593Smuzhiyun dmabrg_handlers[dmairq].handler = NULL;
146*4882a593Smuzhiyun dmabrg_handlers[dmairq].data = NULL;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(dmabrg_free_irq);
150*4882a593Smuzhiyun
dmabrg_init(void)151*4882a593Smuzhiyun static int __init dmabrg_init(void)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun unsigned long or;
154*4882a593Smuzhiyun int ret;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun dmabrg_handlers = kcalloc(10, sizeof(struct dmabrg_handler),
157*4882a593Smuzhiyun GFP_KERNEL);
158*4882a593Smuzhiyun if (!dmabrg_handlers)
159*4882a593Smuzhiyun return -ENOMEM;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #ifdef CONFIG_SH_DMA
162*4882a593Smuzhiyun /* request DMAC channel 0 before anyone else can get it */
163*4882a593Smuzhiyun ret = request_dma(0, "DMAC 0 (DMABRG)");
164*4882a593Smuzhiyun if (ret < 0)
165*4882a593Smuzhiyun printk(KERN_INFO "DMABRG: DMAC ch0 not reserved!\n");
166*4882a593Smuzhiyun #endif
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun __raw_writel(0, DMABRGCR);
169*4882a593Smuzhiyun __raw_writel(0, DMACHCR0);
170*4882a593Smuzhiyun __raw_writel(0x94000000, DMARSRA); /* enable DMABRG in DMAC 0 */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* enable DMABRG mode, enable the DMAC */
173*4882a593Smuzhiyun or = __raw_readl(DMAOR);
174*4882a593Smuzhiyun __raw_writel(or | DMAOR_BRG | DMAOR_DMEN, DMAOR);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun ret = request_irq(DMABRGI0, dmabrg_irq, 0,
177*4882a593Smuzhiyun "DMABRG USB address error", NULL);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun goto out0;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = request_irq(DMABRGI1, dmabrg_irq, 0,
182*4882a593Smuzhiyun "DMABRG Transfer End", NULL);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun goto out1;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun ret = request_irq(DMABRGI2, dmabrg_irq, 0,
187*4882a593Smuzhiyun "DMABRG Transfer Half", NULL);
188*4882a593Smuzhiyun if (ret == 0)
189*4882a593Smuzhiyun return ret;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun free_irq(DMABRGI1, NULL);
192*4882a593Smuzhiyun out1: free_irq(DMABRGI0, NULL);
193*4882a593Smuzhiyun out0: kfree(dmabrg_handlers);
194*4882a593Smuzhiyun return ret;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun subsys_initcall(dmabrg_init);
197