1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/sh/boards/renesas/sh7763rdp/setup.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Renesas Solutions sh7763rdp board
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2008 Renesas Solutions Corp.
8*4882a593Smuzhiyun * Copyright (C) 2008 Nobuhiro Iwamatsu <iwamatsu.nobuhiro@renesas.com>
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/input.h>
14*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
15*4882a593Smuzhiyun #include <linux/fb.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/sh_eth.h>
18*4882a593Smuzhiyun #include <linux/sh_intc.h>
19*4882a593Smuzhiyun #include <mach/sh7763rdp.h>
20*4882a593Smuzhiyun #include <asm/sh7760fb.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* NOR Flash */
23*4882a593Smuzhiyun static struct mtd_partition sh7763rdp_nor_flash_partitions[] = {
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun .name = "U-Boot",
26*4882a593Smuzhiyun .offset = 0,
27*4882a593Smuzhiyun .size = (2 * 128 * 1024),
28*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* Read-only */
29*4882a593Smuzhiyun }, {
30*4882a593Smuzhiyun .name = "Linux-Kernel",
31*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
32*4882a593Smuzhiyun .size = (20 * 128 * 1024),
33*4882a593Smuzhiyun }, {
34*4882a593Smuzhiyun .name = "Root Filesystem",
35*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
36*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
37*4882a593Smuzhiyun },
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct physmap_flash_data sh7763rdp_nor_flash_data = {
41*4882a593Smuzhiyun .width = 2,
42*4882a593Smuzhiyun .parts = sh7763rdp_nor_flash_partitions,
43*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(sh7763rdp_nor_flash_partitions),
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static struct resource sh7763rdp_nor_flash_resources[] = {
47*4882a593Smuzhiyun [0] = {
48*4882a593Smuzhiyun .name = "NOR Flash",
49*4882a593Smuzhiyun .start = 0,
50*4882a593Smuzhiyun .end = (64 * 1024 * 1024),
51*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
52*4882a593Smuzhiyun },
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static struct platform_device sh7763rdp_nor_flash_device = {
56*4882a593Smuzhiyun .name = "physmap-flash",
57*4882a593Smuzhiyun .resource = sh7763rdp_nor_flash_resources,
58*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sh7763rdp_nor_flash_resources),
59*4882a593Smuzhiyun .dev = {
60*4882a593Smuzhiyun .platform_data = &sh7763rdp_nor_flash_data,
61*4882a593Smuzhiyun },
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * SH-Ether
66*4882a593Smuzhiyun *
67*4882a593Smuzhiyun * SH Ether of SH7763 has multi IRQ handling.
68*4882a593Smuzhiyun * (0x920,0x940,0x960 -> 0x920)
69*4882a593Smuzhiyun */
70*4882a593Smuzhiyun static struct resource sh_eth_resources[] = {
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun .start = 0xFEE00800, /* use eth1 */
73*4882a593Smuzhiyun .end = 0xFEE00F7C - 1,
74*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
75*4882a593Smuzhiyun }, {
76*4882a593Smuzhiyun .start = 0xFEE01800, /* TSU */
77*4882a593Smuzhiyun .end = 0xFEE01FFF,
78*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
79*4882a593Smuzhiyun }, {
80*4882a593Smuzhiyun .start = evt2irq(0x920), /* irq number */
81*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
82*4882a593Smuzhiyun },
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct sh_eth_plat_data sh7763_eth_pdata = {
86*4882a593Smuzhiyun .phy = 1,
87*4882a593Smuzhiyun .phy_interface = PHY_INTERFACE_MODE_MII,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct platform_device sh7763rdp_eth_device = {
91*4882a593Smuzhiyun .name = "sh7763-gether",
92*4882a593Smuzhiyun .resource = sh_eth_resources,
93*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sh_eth_resources),
94*4882a593Smuzhiyun .dev = {
95*4882a593Smuzhiyun .platform_data = &sh7763_eth_pdata,
96*4882a593Smuzhiyun },
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* SH7763 LCDC */
100*4882a593Smuzhiyun static struct resource sh7763rdp_fb_resources[] = {
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun .start = 0xFFE80000,
103*4882a593Smuzhiyun .end = 0xFFE80442 - 1,
104*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
105*4882a593Smuzhiyun },
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun static struct fb_videomode sh7763fb_videomode = {
109*4882a593Smuzhiyun .refresh = 60,
110*4882a593Smuzhiyun .name = "VGA Monitor",
111*4882a593Smuzhiyun .xres = 640,
112*4882a593Smuzhiyun .yres = 480,
113*4882a593Smuzhiyun .pixclock = 10000,
114*4882a593Smuzhiyun .left_margin = 80,
115*4882a593Smuzhiyun .right_margin = 24,
116*4882a593Smuzhiyun .upper_margin = 30,
117*4882a593Smuzhiyun .lower_margin = 1,
118*4882a593Smuzhiyun .hsync_len = 96,
119*4882a593Smuzhiyun .vsync_len = 1,
120*4882a593Smuzhiyun .sync = 0,
121*4882a593Smuzhiyun .vmode = FB_VMODE_NONINTERLACED,
122*4882a593Smuzhiyun .flag = FBINFO_FLAG_DEFAULT,
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct sh7760fb_platdata sh7763fb_def_pdata = {
126*4882a593Smuzhiyun .def_mode = &sh7763fb_videomode,
127*4882a593Smuzhiyun .ldmtr = (LDMTR_TFT_COLOR_16|LDMTR_MCNT),
128*4882a593Smuzhiyun .lddfr = LDDFR_16BPP_RGB565,
129*4882a593Smuzhiyun .ldpmmr = 0x0000,
130*4882a593Smuzhiyun .ldpspr = 0xFFFF,
131*4882a593Smuzhiyun .ldaclnr = 0x0001,
132*4882a593Smuzhiyun .ldickr = 0x1102,
133*4882a593Smuzhiyun .rotate = 0,
134*4882a593Smuzhiyun .novsync = 0,
135*4882a593Smuzhiyun .blank = NULL,
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static struct platform_device sh7763rdp_fb_device = {
139*4882a593Smuzhiyun .name = "sh7760-lcdc",
140*4882a593Smuzhiyun .resource = sh7763rdp_fb_resources,
141*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sh7763rdp_fb_resources),
142*4882a593Smuzhiyun .dev = {
143*4882a593Smuzhiyun .platform_data = &sh7763fb_def_pdata,
144*4882a593Smuzhiyun },
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun static struct platform_device *sh7763rdp_devices[] __initdata = {
148*4882a593Smuzhiyun &sh7763rdp_nor_flash_device,
149*4882a593Smuzhiyun &sh7763rdp_eth_device,
150*4882a593Smuzhiyun &sh7763rdp_fb_device,
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
sh7763rdp_devices_setup(void)153*4882a593Smuzhiyun static int __init sh7763rdp_devices_setup(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun return platform_add_devices(sh7763rdp_devices,
156*4882a593Smuzhiyun ARRAY_SIZE(sh7763rdp_devices));
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun device_initcall(sh7763rdp_devices_setup);
159*4882a593Smuzhiyun
sh7763rdp_setup(char ** cmdline_p)160*4882a593Smuzhiyun static void __init sh7763rdp_setup(char **cmdline_p)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun /* Board version check */
163*4882a593Smuzhiyun if (__raw_readw(CPLD_BOARD_ID_ERV_REG) == 0xECB1)
164*4882a593Smuzhiyun printk(KERN_INFO "RTE Standard Configuration\n");
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun printk(KERN_INFO "RTA Standard Configuration\n");
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* USB pin select bits (clear bit 5-2 to 0) */
169*4882a593Smuzhiyun __raw_writew((__raw_readw(PORT_PSEL2) & 0xFFC3), PORT_PSEL2);
170*4882a593Smuzhiyun /* USBH setup port I controls to other (clear bits 4-9 to 0) */
171*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_PICR) & 0xFC0F, PORT_PICR);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Select USB Host controller */
174*4882a593Smuzhiyun __raw_writew(0x00, USB_USBHSC);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* For LCD */
177*4882a593Smuzhiyun /* set PTJ7-1, bits 15-2 of PJCR to 0 */
178*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_PJCR) & 0x0003, PORT_PJCR);
179*4882a593Smuzhiyun /* set PTI5, bits 11-10 of PICR to 0 */
180*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_PICR) & 0xF3FF, PORT_PICR);
181*4882a593Smuzhiyun __raw_writew(0, PORT_PKCR);
182*4882a593Smuzhiyun __raw_writew(0, PORT_PLCR);
183*4882a593Smuzhiyun /* set PSEL2 bits 14-8, 5-4, of PSEL2 to 0 */
184*4882a593Smuzhiyun __raw_writew((__raw_readw(PORT_PSEL2) & 0x00C0), PORT_PSEL2);
185*4882a593Smuzhiyun /* set PSEL3 bits 14-12, 6-4, 2-0 of PSEL3 to 0 */
186*4882a593Smuzhiyun __raw_writew((__raw_readw(PORT_PSEL3) & 0x0700), PORT_PSEL3);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* For HAC */
189*4882a593Smuzhiyun /* bit3-0 0100:HAC & SSI1 enable */
190*4882a593Smuzhiyun __raw_writew((__raw_readw(PORT_PSEL1) & 0xFFF0) | 0x0004, PORT_PSEL1);
191*4882a593Smuzhiyun /* bit14 1:SSI_HAC_CLK enable */
192*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_PSEL4) | 0x4000, PORT_PSEL4);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* SH-Ether */
195*4882a593Smuzhiyun __raw_writew((__raw_readw(PORT_PSEL1) & ~0xff00) | 0x2400, PORT_PSEL1);
196*4882a593Smuzhiyun __raw_writew(0x0, PORT_PFCR);
197*4882a593Smuzhiyun __raw_writew(0x0, PORT_PFCR);
198*4882a593Smuzhiyun __raw_writew(0x0, PORT_PFCR);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* MMC */
201*4882a593Smuzhiyun /*selects SCIF and MMC other functions */
202*4882a593Smuzhiyun __raw_writew(0x0001, PORT_PSEL0);
203*4882a593Smuzhiyun /* MMC clock operates */
204*4882a593Smuzhiyun __raw_writel(__raw_readl(MSTPCR1) & ~0x8, MSTPCR1);
205*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_PACR) & ~0x3000, PORT_PACR);
206*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_PCCR) & ~0xCFC3, PORT_PCCR);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static struct sh_machine_vector mv_sh7763rdp __initmv = {
210*4882a593Smuzhiyun .mv_name = "sh7763drp",
211*4882a593Smuzhiyun .mv_setup = sh7763rdp_setup,
212*4882a593Smuzhiyun .mv_init_irq = init_sh7763rdp_IRQ,
213*4882a593Smuzhiyun };
214