1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/sh/boards/se/7724/irq.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2009 Renesas Solutions Corp.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Kuninori Morimoto <morimoto.kuninori@renesas.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Based on linux/arch/sh/boards/se/7722/irq.c
10*4882a593Smuzhiyun * Copyright (C) 2007 Nobuhiro Iwamatsu
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Hitachi UL SolutionEngine 7724 Support.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include <linux/topology.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/err.h>
21*4882a593Smuzhiyun #include <mach-se/mach/se7724.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun struct fpga_irq {
24*4882a593Smuzhiyun unsigned long sraddr;
25*4882a593Smuzhiyun unsigned long mraddr;
26*4882a593Smuzhiyun unsigned short mask;
27*4882a593Smuzhiyun unsigned int base;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun
fpga2irq(unsigned int irq)30*4882a593Smuzhiyun static unsigned int fpga2irq(unsigned int irq)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun if (irq >= IRQ0_BASE &&
33*4882a593Smuzhiyun irq <= IRQ0_END)
34*4882a593Smuzhiyun return IRQ0_IRQ;
35*4882a593Smuzhiyun else if (irq >= IRQ1_BASE &&
36*4882a593Smuzhiyun irq <= IRQ1_END)
37*4882a593Smuzhiyun return IRQ1_IRQ;
38*4882a593Smuzhiyun else
39*4882a593Smuzhiyun return IRQ2_IRQ;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
get_fpga_irq(unsigned int irq)42*4882a593Smuzhiyun static struct fpga_irq get_fpga_irq(unsigned int irq)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct fpga_irq set;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun switch (irq) {
47*4882a593Smuzhiyun case IRQ0_IRQ:
48*4882a593Smuzhiyun set.sraddr = IRQ0_SR;
49*4882a593Smuzhiyun set.mraddr = IRQ0_MR;
50*4882a593Smuzhiyun set.mask = IRQ0_MASK;
51*4882a593Smuzhiyun set.base = IRQ0_BASE;
52*4882a593Smuzhiyun break;
53*4882a593Smuzhiyun case IRQ1_IRQ:
54*4882a593Smuzhiyun set.sraddr = IRQ1_SR;
55*4882a593Smuzhiyun set.mraddr = IRQ1_MR;
56*4882a593Smuzhiyun set.mask = IRQ1_MASK;
57*4882a593Smuzhiyun set.base = IRQ1_BASE;
58*4882a593Smuzhiyun break;
59*4882a593Smuzhiyun default:
60*4882a593Smuzhiyun set.sraddr = IRQ2_SR;
61*4882a593Smuzhiyun set.mraddr = IRQ2_MR;
62*4882a593Smuzhiyun set.mask = IRQ2_MASK;
63*4882a593Smuzhiyun set.base = IRQ2_BASE;
64*4882a593Smuzhiyun break;
65*4882a593Smuzhiyun }
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return set;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
disable_se7724_irq(struct irq_data * data)70*4882a593Smuzhiyun static void disable_se7724_irq(struct irq_data *data)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun unsigned int irq = data->irq;
73*4882a593Smuzhiyun struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
74*4882a593Smuzhiyun unsigned int bit = irq - set.base;
75*4882a593Smuzhiyun __raw_writew(__raw_readw(set.mraddr) | 0x0001 << bit, set.mraddr);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
enable_se7724_irq(struct irq_data * data)78*4882a593Smuzhiyun static void enable_se7724_irq(struct irq_data *data)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun unsigned int irq = data->irq;
81*4882a593Smuzhiyun struct fpga_irq set = get_fpga_irq(fpga2irq(irq));
82*4882a593Smuzhiyun unsigned int bit = irq - set.base;
83*4882a593Smuzhiyun __raw_writew(__raw_readw(set.mraddr) & ~(0x0001 << bit), set.mraddr);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct irq_chip se7724_irq_chip __read_mostly = {
87*4882a593Smuzhiyun .name = "SE7724-FPGA",
88*4882a593Smuzhiyun .irq_mask = disable_se7724_irq,
89*4882a593Smuzhiyun .irq_unmask = enable_se7724_irq,
90*4882a593Smuzhiyun };
91*4882a593Smuzhiyun
se7724_irq_demux(struct irq_desc * desc)92*4882a593Smuzhiyun static void se7724_irq_demux(struct irq_desc *desc)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun unsigned int irq = irq_desc_get_irq(desc);
95*4882a593Smuzhiyun struct fpga_irq set = get_fpga_irq(irq);
96*4882a593Smuzhiyun unsigned short intv = __raw_readw(set.sraddr);
97*4882a593Smuzhiyun unsigned int ext_irq = set.base;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun intv &= set.mask;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun for (; intv; intv >>= 1, ext_irq++) {
102*4882a593Smuzhiyun if (!(intv & 1))
103*4882a593Smuzhiyun continue;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun generic_handle_irq(ext_irq);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * Initialize IRQ setting
111*4882a593Smuzhiyun */
init_se7724_IRQ(void)112*4882a593Smuzhiyun void __init init_se7724_IRQ(void)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun int irq_base, i;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun __raw_writew(0xffff, IRQ0_MR); /* mask all */
117*4882a593Smuzhiyun __raw_writew(0xffff, IRQ1_MR); /* mask all */
118*4882a593Smuzhiyun __raw_writew(0xffff, IRQ2_MR); /* mask all */
119*4882a593Smuzhiyun __raw_writew(0x0000, IRQ0_SR); /* clear irq */
120*4882a593Smuzhiyun __raw_writew(0x0000, IRQ1_SR); /* clear irq */
121*4882a593Smuzhiyun __raw_writew(0x0000, IRQ2_SR); /* clear irq */
122*4882a593Smuzhiyun __raw_writew(0x002a, IRQ_MODE); /* set irq type */
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun irq_base = irq_alloc_descs(SE7724_FPGA_IRQ_BASE, SE7724_FPGA_IRQ_BASE,
125*4882a593Smuzhiyun SE7724_FPGA_IRQ_NR, numa_node_id());
126*4882a593Smuzhiyun if (IS_ERR_VALUE(irq_base)) {
127*4882a593Smuzhiyun pr_err("%s: failed hooking irqs for FPGA\n", __func__);
128*4882a593Smuzhiyun return;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun for (i = 0; i < SE7724_FPGA_IRQ_NR; i++)
132*4882a593Smuzhiyun irq_set_chip_and_handler_name(irq_base + i, &se7724_irq_chip,
133*4882a593Smuzhiyun handle_level_irq, "level");
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun irq_set_chained_handler(IRQ0_IRQ, se7724_irq_demux);
136*4882a593Smuzhiyun irq_set_irq_type(IRQ0_IRQ, IRQ_TYPE_LEVEL_LOW);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun irq_set_chained_handler(IRQ1_IRQ, se7724_irq_demux);
139*4882a593Smuzhiyun irq_set_irq_type(IRQ1_IRQ, IRQ_TYPE_LEVEL_LOW);
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun irq_set_chained_handler(IRQ2_IRQ, se7724_irq_demux);
142*4882a593Smuzhiyun irq_set_irq_type(IRQ2_IRQ, IRQ_TYPE_LEVEL_LOW);
143*4882a593Smuzhiyun }
144