1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Setup for the SMSC FDC37C93xAPM
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2003 Sean McGoogan (Sean.McGoogan@superh.com)
6*4882a593Smuzhiyun * Copyright (C) 2003, 2004 SuperH, Inc.
7*4882a593Smuzhiyun * Copyright (C) 2004, 2005 Paul Mundt
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SuperH SH4-202 MicroDev board support.
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <mach/microdev.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define SMSC_CONFIG_PORT_ADDR (0x3F0)
18*4882a593Smuzhiyun #define SMSC_INDEX_PORT_ADDR SMSC_CONFIG_PORT_ADDR
19*4882a593Smuzhiyun #define SMSC_DATA_PORT_ADDR (SMSC_INDEX_PORT_ADDR + 1)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define SMSC_ENTER_CONFIG_KEY 0x55
22*4882a593Smuzhiyun #define SMSC_EXIT_CONFIG_KEY 0xaa
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define SMCS_LOGICAL_DEV_INDEX 0x07 /* Logical Device Number */
25*4882a593Smuzhiyun #define SMSC_DEVICE_ID_INDEX 0x20 /* Device ID */
26*4882a593Smuzhiyun #define SMSC_DEVICE_REV_INDEX 0x21 /* Device Revision */
27*4882a593Smuzhiyun #define SMSC_ACTIVATE_INDEX 0x30 /* Activate */
28*4882a593Smuzhiyun #define SMSC_PRIMARY_BASE_INDEX 0x60 /* Primary Base Address */
29*4882a593Smuzhiyun #define SMSC_SECONDARY_BASE_INDEX 0x62 /* Secondary Base Address */
30*4882a593Smuzhiyun #define SMSC_PRIMARY_INT_INDEX 0x70 /* Primary Interrupt Select */
31*4882a593Smuzhiyun #define SMSC_SECONDARY_INT_INDEX 0x72 /* Secondary Interrupt Select */
32*4882a593Smuzhiyun #define SMSC_HDCS0_INDEX 0xf0 /* HDCS0 Address Decoder */
33*4882a593Smuzhiyun #define SMSC_HDCS1_INDEX 0xf1 /* HDCS1 Address Decoder */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define SMSC_IDE1_DEVICE 1 /* IDE #1 logical device */
36*4882a593Smuzhiyun #define SMSC_IDE2_DEVICE 2 /* IDE #2 logical device */
37*4882a593Smuzhiyun #define SMSC_PARALLEL_DEVICE 3 /* Parallel Port logical device */
38*4882a593Smuzhiyun #define SMSC_SERIAL1_DEVICE 4 /* Serial #1 logical device */
39*4882a593Smuzhiyun #define SMSC_SERIAL2_DEVICE 5 /* Serial #2 logical device */
40*4882a593Smuzhiyun #define SMSC_KEYBOARD_DEVICE 7 /* Keyboard logical device */
41*4882a593Smuzhiyun #define SMSC_CONFIG_REGISTERS 8 /* Configuration Registers (Aux I/O) */
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define SMSC_READ_INDEXED(index) ({ \
44*4882a593Smuzhiyun outb((index), SMSC_INDEX_PORT_ADDR); \
45*4882a593Smuzhiyun inb(SMSC_DATA_PORT_ADDR); })
46*4882a593Smuzhiyun #define SMSC_WRITE_INDEXED(val, index) ({ \
47*4882a593Smuzhiyun outb((index), SMSC_INDEX_PORT_ADDR); \
48*4882a593Smuzhiyun outb((val), SMSC_DATA_PORT_ADDR); })
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define IDE1_PRIMARY_BASE 0x01f0 /* Task File Registe base for IDE #1 */
51*4882a593Smuzhiyun #define IDE1_SECONDARY_BASE 0x03f6 /* Miscellaneous AT registers for IDE #1 */
52*4882a593Smuzhiyun #define IDE2_PRIMARY_BASE 0x0170 /* Task File Registe base for IDE #2 */
53*4882a593Smuzhiyun #define IDE2_SECONDARY_BASE 0x0376 /* Miscellaneous AT registers for IDE #2 */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define SERIAL1_PRIMARY_BASE 0x03f8
56*4882a593Smuzhiyun #define SERIAL2_PRIMARY_BASE 0x02f8
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define MSB(x) ( (x) >> 8 )
59*4882a593Smuzhiyun #define LSB(x) ( (x) & 0xff )
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* General-Purpose base address on CPU-board FPGA */
62*4882a593Smuzhiyun #define MICRODEV_FPGA_GP_BASE 0xa6100000ul
63*4882a593Smuzhiyun
smsc_superio_setup(void)64*4882a593Smuzhiyun static int __init smsc_superio_setup(void)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun unsigned char devid, devrev;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Initially the chip is in run state */
70*4882a593Smuzhiyun /* Put it into configuration state */
71*4882a593Smuzhiyun outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Read device ID info */
74*4882a593Smuzhiyun devid = SMSC_READ_INDEXED(SMSC_DEVICE_ID_INDEX);
75*4882a593Smuzhiyun devrev = SMSC_READ_INDEXED(SMSC_DEVICE_REV_INDEX);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun if ((devid == 0x30) && (devrev == 0x01))
78*4882a593Smuzhiyun printk("SMSC FDC37C93xAPM SuperIO device detected\n");
79*4882a593Smuzhiyun else
80*4882a593Smuzhiyun return -ENODEV;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* Select the keyboard device */
83*4882a593Smuzhiyun SMSC_WRITE_INDEXED(SMSC_KEYBOARD_DEVICE, SMCS_LOGICAL_DEV_INDEX);
84*4882a593Smuzhiyun /* enable it */
85*4882a593Smuzhiyun SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
86*4882a593Smuzhiyun /* enable the interrupts */
87*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_KEYBOARD, SMSC_PRIMARY_INT_INDEX);
88*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_MOUSE, SMSC_SECONDARY_INT_INDEX);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Select the Serial #1 device */
91*4882a593Smuzhiyun SMSC_WRITE_INDEXED(SMSC_SERIAL1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
92*4882a593Smuzhiyun /* enable it */
93*4882a593Smuzhiyun SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
94*4882a593Smuzhiyun /* program with port addresses */
95*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
96*4882a593Smuzhiyun SMSC_WRITE_INDEXED(LSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
97*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);
98*4882a593Smuzhiyun /* enable the interrupts */
99*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL1, SMSC_PRIMARY_INT_INDEX);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Select the Serial #2 device */
102*4882a593Smuzhiyun SMSC_WRITE_INDEXED(SMSC_SERIAL2_DEVICE, SMCS_LOGICAL_DEV_INDEX);
103*4882a593Smuzhiyun /* enable it */
104*4882a593Smuzhiyun SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
105*4882a593Smuzhiyun /* program with port addresses */
106*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
107*4882a593Smuzhiyun SMSC_WRITE_INDEXED(LSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
108*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);
109*4882a593Smuzhiyun /* enable the interrupts */
110*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL2, SMSC_PRIMARY_INT_INDEX);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Select the IDE#1 device */
113*4882a593Smuzhiyun SMSC_WRITE_INDEXED(SMSC_IDE1_DEVICE, SMCS_LOGICAL_DEV_INDEX);
114*4882a593Smuzhiyun /* enable it */
115*4882a593Smuzhiyun SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
116*4882a593Smuzhiyun /* program with port addresses */
117*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
118*4882a593Smuzhiyun SMSC_WRITE_INDEXED(LSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
119*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);
120*4882a593Smuzhiyun SMSC_WRITE_INDEXED(LSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);
121*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x0c, SMSC_HDCS0_INDEX);
122*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x00, SMSC_HDCS1_INDEX);
123*4882a593Smuzhiyun /* select the interrupt */
124*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE1, SMSC_PRIMARY_INT_INDEX);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Select the IDE#2 device */
127*4882a593Smuzhiyun SMSC_WRITE_INDEXED(SMSC_IDE2_DEVICE, SMCS_LOGICAL_DEV_INDEX);
128*4882a593Smuzhiyun /* enable it */
129*4882a593Smuzhiyun SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);
130*4882a593Smuzhiyun /* program with port addresses */
131*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);
132*4882a593Smuzhiyun SMSC_WRITE_INDEXED(LSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);
133*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);
134*4882a593Smuzhiyun SMSC_WRITE_INDEXED(LSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);
135*4882a593Smuzhiyun /* select the interrupt */
136*4882a593Smuzhiyun SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE2, SMSC_PRIMARY_INT_INDEX);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* Select the configuration registers */
139*4882a593Smuzhiyun SMSC_WRITE_INDEXED(SMSC_CONFIG_REGISTERS, SMCS_LOGICAL_DEV_INDEX);
140*4882a593Smuzhiyun /* enable the appropriate GPIO pins for IDE functionality:
141*4882a593Smuzhiyun * bit[0] In/Out 1==input; 0==output
142*4882a593Smuzhiyun * bit[1] Polarity 1==invert; 0==no invert
143*4882a593Smuzhiyun * bit[2] Int Enb #1 1==Enable Combined IRQ #1; 0==disable
144*4882a593Smuzhiyun * bit[3:4] Function Select 00==original; 01==Alternate Function #1
145*4882a593Smuzhiyun */
146*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x00, 0xc2); /* GP42 = nIDE1_OE */
147*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x01, 0xc5); /* GP45 = IDE1_IRQ */
148*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x00, 0xc6); /* GP46 = nIOROP */
149*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */
150*4882a593Smuzhiyun SMSC_WRITE_INDEXED(0x08, 0xe8); /* GP20 = nIDE2_OE */
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Exit the configuration state */
153*4882a593Smuzhiyun outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun device_initcall(smsc_superio_setup);
158