1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Renesas - AP-325RXA
4*4882a593Smuzhiyun * (Compatible with Algo System ., LTD. - AP-320A)
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2008 Renesas Solutions Corp.
7*4882a593Smuzhiyun * Author : Yusuke Goda <goda.yuske@renesas.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <asm/clock.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/suspend.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <cpu/sh7723.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <linux/dma-map-ops.h>
17*4882a593Smuzhiyun #include <linux/clkdev.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/device.h>
20*4882a593Smuzhiyun #include <linux/gpio.h>
21*4882a593Smuzhiyun #include <linux/gpio/machine.h>
22*4882a593Smuzhiyun #include <linux/i2c.h>
23*4882a593Smuzhiyun #include <linux/init.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/memblock.h>
26*4882a593Smuzhiyun #include <linux/mfd/tmio.h>
27*4882a593Smuzhiyun #include <linux/mmc/host.h>
28*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
29*4882a593Smuzhiyun #include <linux/mtd/sh_flctl.h>
30*4882a593Smuzhiyun #include <linux/platform_device.h>
31*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
32*4882a593Smuzhiyun #include <linux/regulator/machine.h>
33*4882a593Smuzhiyun #include <linux/sh_intc.h>
34*4882a593Smuzhiyun #include <linux/smsc911x.h>
35*4882a593Smuzhiyun #include <linux/videodev2.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <media/drv-intf/renesas-ceu.h>
38*4882a593Smuzhiyun #include <media/i2c/ov772x.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include <video/sh_mobile_lcdc.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define CEU_BUFFER_MEMORY_SIZE (4 << 20)
43*4882a593Smuzhiyun static phys_addr_t ceu_dma_membase;
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* Dummy supplies, where voltage doesn't matter */
46*4882a593Smuzhiyun static struct regulator_consumer_supply dummy_supplies[] = {
47*4882a593Smuzhiyun REGULATOR_SUPPLY("vddvario", "smsc911x"),
48*4882a593Smuzhiyun REGULATOR_SUPPLY("vdd33a", "smsc911x"),
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun static struct smsc911x_platform_config smsc911x_config = {
52*4882a593Smuzhiyun .phy_interface = PHY_INTERFACE_MODE_MII,
53*4882a593Smuzhiyun .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
54*4882a593Smuzhiyun .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
55*4882a593Smuzhiyun .flags = SMSC911X_USE_32BIT,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct resource smsc9118_resources[] = {
59*4882a593Smuzhiyun [0] = {
60*4882a593Smuzhiyun .start = 0xb6080000,
61*4882a593Smuzhiyun .end = 0xb60fffff,
62*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
63*4882a593Smuzhiyun },
64*4882a593Smuzhiyun [1] = {
65*4882a593Smuzhiyun .start = evt2irq(0x660),
66*4882a593Smuzhiyun .end = evt2irq(0x660),
67*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct platform_device smsc9118_device = {
72*4882a593Smuzhiyun .name = "smsc911x",
73*4882a593Smuzhiyun .id = -1,
74*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(smsc9118_resources),
75*4882a593Smuzhiyun .resource = smsc9118_resources,
76*4882a593Smuzhiyun .dev = {
77*4882a593Smuzhiyun .platform_data = &smsc911x_config,
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /*
82*4882a593Smuzhiyun * AP320 and AP325RXA has CPLD data in NOR Flash(0xA80000-0xABFFFF).
83*4882a593Smuzhiyun * If this area erased, this board can not boot.
84*4882a593Smuzhiyun */
85*4882a593Smuzhiyun static struct mtd_partition ap325rxa_nor_flash_partitions[] = {
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun .name = "uboot",
88*4882a593Smuzhiyun .offset = 0,
89*4882a593Smuzhiyun .size = (1 * 1024 * 1024),
90*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* Read-only */
91*4882a593Smuzhiyun }, {
92*4882a593Smuzhiyun .name = "kernel",
93*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
94*4882a593Smuzhiyun .size = (2 * 1024 * 1024),
95*4882a593Smuzhiyun }, {
96*4882a593Smuzhiyun .name = "free-area0",
97*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
98*4882a593Smuzhiyun .size = ((7 * 1024 * 1024) + (512 * 1024)),
99*4882a593Smuzhiyun }, {
100*4882a593Smuzhiyun .name = "CPLD-Data",
101*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
102*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* Read-only */
103*4882a593Smuzhiyun .size = (1024 * 128 * 2),
104*4882a593Smuzhiyun }, {
105*4882a593Smuzhiyun .name = "free-area1",
106*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
107*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
108*4882a593Smuzhiyun },
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct physmap_flash_data ap325rxa_nor_flash_data = {
112*4882a593Smuzhiyun .width = 2,
113*4882a593Smuzhiyun .parts = ap325rxa_nor_flash_partitions,
114*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(ap325rxa_nor_flash_partitions),
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static struct resource ap325rxa_nor_flash_resources[] = {
118*4882a593Smuzhiyun [0] = {
119*4882a593Smuzhiyun .name = "NOR Flash",
120*4882a593Smuzhiyun .start = 0x00000000,
121*4882a593Smuzhiyun .end = 0x00ffffff,
122*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun static struct platform_device ap325rxa_nor_flash_device = {
127*4882a593Smuzhiyun .name = "physmap-flash",
128*4882a593Smuzhiyun .resource = ap325rxa_nor_flash_resources,
129*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ap325rxa_nor_flash_resources),
130*4882a593Smuzhiyun .dev = {
131*4882a593Smuzhiyun .platform_data = &ap325rxa_nor_flash_data,
132*4882a593Smuzhiyun },
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun static struct mtd_partition nand_partition_info[] = {
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun .name = "nand_data",
138*4882a593Smuzhiyun .offset = 0,
139*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
140*4882a593Smuzhiyun },
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static struct resource nand_flash_resources[] = {
144*4882a593Smuzhiyun [0] = {
145*4882a593Smuzhiyun .start = 0xa4530000,
146*4882a593Smuzhiyun .end = 0xa45300ff,
147*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun static struct sh_flctl_platform_data nand_flash_data = {
152*4882a593Smuzhiyun .parts = nand_partition_info,
153*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(nand_partition_info),
154*4882a593Smuzhiyun .flcmncr_val = FCKSEL_E | TYPESEL_SET | NANWF_E,
155*4882a593Smuzhiyun .has_hwecc = 1,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun static struct platform_device nand_flash_device = {
159*4882a593Smuzhiyun .name = "sh_flctl",
160*4882a593Smuzhiyun .resource = nand_flash_resources,
161*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(nand_flash_resources),
162*4882a593Smuzhiyun .dev = {
163*4882a593Smuzhiyun .platform_data = &nand_flash_data,
164*4882a593Smuzhiyun },
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun #define FPGA_LCDREG 0xB4100180
168*4882a593Smuzhiyun #define FPGA_BKLREG 0xB4100212
169*4882a593Smuzhiyun #define FPGA_LCDREG_VAL 0x0018
170*4882a593Smuzhiyun #define PORT_MSELCRB 0xA4050182
171*4882a593Smuzhiyun #define PORT_HIZCRC 0xA405015C
172*4882a593Smuzhiyun #define PORT_DRVCRA 0xA405018A
173*4882a593Smuzhiyun #define PORT_DRVCRB 0xA405018C
174*4882a593Smuzhiyun
ap320_wvga_set_brightness(int brightness)175*4882a593Smuzhiyun static int ap320_wvga_set_brightness(int brightness)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun if (brightness) {
178*4882a593Smuzhiyun gpio_set_value(GPIO_PTS3, 0);
179*4882a593Smuzhiyun __raw_writew(0x100, FPGA_BKLREG);
180*4882a593Smuzhiyun } else {
181*4882a593Smuzhiyun __raw_writew(0, FPGA_BKLREG);
182*4882a593Smuzhiyun gpio_set_value(GPIO_PTS3, 1);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
ap320_wvga_power_on(void)188*4882a593Smuzhiyun static void ap320_wvga_power_on(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun msleep(100);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* ASD AP-320/325 LCD ON */
193*4882a593Smuzhiyun __raw_writew(FPGA_LCDREG_VAL, FPGA_LCDREG);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
ap320_wvga_power_off(void)196*4882a593Smuzhiyun static void ap320_wvga_power_off(void)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun /* ASD AP-320/325 LCD OFF */
199*4882a593Smuzhiyun __raw_writew(0, FPGA_LCDREG);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun static const struct fb_videomode ap325rxa_lcdc_modes[] = {
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun .name = "LB070WV1",
205*4882a593Smuzhiyun .xres = 800,
206*4882a593Smuzhiyun .yres = 480,
207*4882a593Smuzhiyun .left_margin = 32,
208*4882a593Smuzhiyun .right_margin = 160,
209*4882a593Smuzhiyun .hsync_len = 8,
210*4882a593Smuzhiyun .upper_margin = 63,
211*4882a593Smuzhiyun .lower_margin = 80,
212*4882a593Smuzhiyun .vsync_len = 1,
213*4882a593Smuzhiyun .sync = 0, /* hsync and vsync are active low */
214*4882a593Smuzhiyun },
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static struct sh_mobile_lcdc_info lcdc_info = {
218*4882a593Smuzhiyun .clock_source = LCDC_CLK_EXTERNAL,
219*4882a593Smuzhiyun .ch[0] = {
220*4882a593Smuzhiyun .chan = LCDC_CHAN_MAINLCD,
221*4882a593Smuzhiyun .fourcc = V4L2_PIX_FMT_RGB565,
222*4882a593Smuzhiyun .interface_type = RGB18,
223*4882a593Smuzhiyun .clock_divider = 1,
224*4882a593Smuzhiyun .lcd_modes = ap325rxa_lcdc_modes,
225*4882a593Smuzhiyun .num_modes = ARRAY_SIZE(ap325rxa_lcdc_modes),
226*4882a593Smuzhiyun .panel_cfg = {
227*4882a593Smuzhiyun .width = 152, /* 7.0 inch */
228*4882a593Smuzhiyun .height = 91,
229*4882a593Smuzhiyun .display_on = ap320_wvga_power_on,
230*4882a593Smuzhiyun .display_off = ap320_wvga_power_off,
231*4882a593Smuzhiyun },
232*4882a593Smuzhiyun .bl_info = {
233*4882a593Smuzhiyun .name = "sh_mobile_lcdc_bl",
234*4882a593Smuzhiyun .max_brightness = 1,
235*4882a593Smuzhiyun .set_brightness = ap320_wvga_set_brightness,
236*4882a593Smuzhiyun },
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun static struct resource lcdc_resources[] = {
241*4882a593Smuzhiyun [0] = {
242*4882a593Smuzhiyun .name = "LCDC",
243*4882a593Smuzhiyun .start = 0xfe940000, /* P4-only space */
244*4882a593Smuzhiyun .end = 0xfe942fff,
245*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
246*4882a593Smuzhiyun },
247*4882a593Smuzhiyun [1] = {
248*4882a593Smuzhiyun .start = evt2irq(0x580),
249*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
250*4882a593Smuzhiyun },
251*4882a593Smuzhiyun };
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun static struct platform_device lcdc_device = {
254*4882a593Smuzhiyun .name = "sh_mobile_lcdc_fb",
255*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(lcdc_resources),
256*4882a593Smuzhiyun .resource = lcdc_resources,
257*4882a593Smuzhiyun .dev = {
258*4882a593Smuzhiyun .platform_data = &lcdc_info,
259*4882a593Smuzhiyun },
260*4882a593Smuzhiyun };
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Powerdown/reset gpios for CEU image sensors */
263*4882a593Smuzhiyun static struct gpiod_lookup_table ov7725_gpios = {
264*4882a593Smuzhiyun .dev_id = "0-0021",
265*4882a593Smuzhiyun .table = {
266*4882a593Smuzhiyun GPIO_LOOKUP("sh7723_pfc", GPIO_PTZ5, "reset", GPIO_ACTIVE_LOW),
267*4882a593Smuzhiyun },
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun static struct ceu_platform_data ceu0_pdata = {
271*4882a593Smuzhiyun .num_subdevs = 1,
272*4882a593Smuzhiyun .subdevs = {
273*4882a593Smuzhiyun { /* [0] = ov7725 */
274*4882a593Smuzhiyun .flags = 0,
275*4882a593Smuzhiyun .bus_width = 8,
276*4882a593Smuzhiyun .bus_shift = 0,
277*4882a593Smuzhiyun .i2c_adapter_id = 0,
278*4882a593Smuzhiyun .i2c_address = 0x21,
279*4882a593Smuzhiyun },
280*4882a593Smuzhiyun },
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static struct resource ceu_resources[] = {
284*4882a593Smuzhiyun [0] = {
285*4882a593Smuzhiyun .name = "CEU",
286*4882a593Smuzhiyun .start = 0xfe910000,
287*4882a593Smuzhiyun .end = 0xfe91009f,
288*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
289*4882a593Smuzhiyun },
290*4882a593Smuzhiyun [1] = {
291*4882a593Smuzhiyun .start = evt2irq(0x880),
292*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
293*4882a593Smuzhiyun },
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun static struct platform_device ap325rxa_ceu_device = {
297*4882a593Smuzhiyun .name = "renesas-ceu",
298*4882a593Smuzhiyun .id = 0, /* "ceu.0" clock */
299*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(ceu_resources),
300*4882a593Smuzhiyun .resource = ceu_resources,
301*4882a593Smuzhiyun .dev = {
302*4882a593Smuzhiyun .platform_data = &ceu0_pdata,
303*4882a593Smuzhiyun },
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Fixed 3.3V regulators to be used by SDHI0, SDHI1 */
307*4882a593Smuzhiyun static struct regulator_consumer_supply fixed3v3_power_consumers[] =
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun REGULATOR_SUPPLY("vmmc", "sh_mobile_sdhi.0"),
310*4882a593Smuzhiyun REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.0"),
311*4882a593Smuzhiyun REGULATOR_SUPPLY("vmmc", "sh_mobile_sdhi.1"),
312*4882a593Smuzhiyun REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.1"),
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun static struct resource sdhi0_cn3_resources[] = {
316*4882a593Smuzhiyun [0] = {
317*4882a593Smuzhiyun .name = "SDHI0",
318*4882a593Smuzhiyun .start = 0x04ce0000,
319*4882a593Smuzhiyun .end = 0x04ce00ff,
320*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
321*4882a593Smuzhiyun },
322*4882a593Smuzhiyun [1] = {
323*4882a593Smuzhiyun .start = evt2irq(0xe80),
324*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
325*4882a593Smuzhiyun },
326*4882a593Smuzhiyun };
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun static struct tmio_mmc_data sdhi0_cn3_data = {
329*4882a593Smuzhiyun .capabilities = MMC_CAP_SDIO_IRQ,
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun static struct platform_device sdhi0_cn3_device = {
333*4882a593Smuzhiyun .name = "sh_mobile_sdhi",
334*4882a593Smuzhiyun .id = 0, /* "sdhi0" clock */
335*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sdhi0_cn3_resources),
336*4882a593Smuzhiyun .resource = sdhi0_cn3_resources,
337*4882a593Smuzhiyun .dev = {
338*4882a593Smuzhiyun .platform_data = &sdhi0_cn3_data,
339*4882a593Smuzhiyun },
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun static struct resource sdhi1_cn7_resources[] = {
343*4882a593Smuzhiyun [0] = {
344*4882a593Smuzhiyun .name = "SDHI1",
345*4882a593Smuzhiyun .start = 0x04cf0000,
346*4882a593Smuzhiyun .end = 0x04cf00ff,
347*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
348*4882a593Smuzhiyun },
349*4882a593Smuzhiyun [1] = {
350*4882a593Smuzhiyun .start = evt2irq(0x4e0),
351*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
352*4882a593Smuzhiyun },
353*4882a593Smuzhiyun };
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun static struct tmio_mmc_data sdhi1_cn7_data = {
356*4882a593Smuzhiyun .capabilities = MMC_CAP_SDIO_IRQ,
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static struct platform_device sdhi1_cn7_device = {
360*4882a593Smuzhiyun .name = "sh_mobile_sdhi",
361*4882a593Smuzhiyun .id = 1, /* "sdhi1" clock */
362*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sdhi1_cn7_resources),
363*4882a593Smuzhiyun .resource = sdhi1_cn7_resources,
364*4882a593Smuzhiyun .dev = {
365*4882a593Smuzhiyun .platform_data = &sdhi1_cn7_data,
366*4882a593Smuzhiyun },
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static struct ov772x_camera_info ov7725_info = {
370*4882a593Smuzhiyun .flags = OV772X_FLAG_VFLIP | OV772X_FLAG_HFLIP,
371*4882a593Smuzhiyun .edgectrl = OV772X_AUTO_EDGECTRL(0xf, 0),
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun static struct i2c_board_info ap325rxa_i2c_devices[] __initdata = {
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun I2C_BOARD_INFO("pcf8563", 0x51),
377*4882a593Smuzhiyun },
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun I2C_BOARD_INFO("ov772x", 0x21),
380*4882a593Smuzhiyun .platform_data = &ov7725_info,
381*4882a593Smuzhiyun },
382*4882a593Smuzhiyun };
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun static struct platform_device *ap325rxa_devices[] __initdata = {
385*4882a593Smuzhiyun &smsc9118_device,
386*4882a593Smuzhiyun &ap325rxa_nor_flash_device,
387*4882a593Smuzhiyun &lcdc_device,
388*4882a593Smuzhiyun &nand_flash_device,
389*4882a593Smuzhiyun &sdhi0_cn3_device,
390*4882a593Smuzhiyun &sdhi1_cn7_device,
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun extern char ap325rxa_sdram_enter_start;
394*4882a593Smuzhiyun extern char ap325rxa_sdram_enter_end;
395*4882a593Smuzhiyun extern char ap325rxa_sdram_leave_start;
396*4882a593Smuzhiyun extern char ap325rxa_sdram_leave_end;
397*4882a593Smuzhiyun
ap325rxa_devices_setup(void)398*4882a593Smuzhiyun static int __init ap325rxa_devices_setup(void)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun /* register board specific self-refresh code */
401*4882a593Smuzhiyun sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF,
402*4882a593Smuzhiyun &ap325rxa_sdram_enter_start,
403*4882a593Smuzhiyun &ap325rxa_sdram_enter_end,
404*4882a593Smuzhiyun &ap325rxa_sdram_leave_start,
405*4882a593Smuzhiyun &ap325rxa_sdram_leave_end);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun regulator_register_always_on(0, "fixed-3.3V", fixed3v3_power_consumers,
408*4882a593Smuzhiyun ARRAY_SIZE(fixed3v3_power_consumers), 3300000);
409*4882a593Smuzhiyun regulator_register_fixed(1, dummy_supplies, ARRAY_SIZE(dummy_supplies));
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* LD3 and LD4 LEDs */
412*4882a593Smuzhiyun gpio_request(GPIO_PTX5, NULL); /* RUN */
413*4882a593Smuzhiyun gpio_direction_output(GPIO_PTX5, 1);
414*4882a593Smuzhiyun gpio_export(GPIO_PTX5, 0);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun gpio_request(GPIO_PTX4, NULL); /* INDICATOR */
417*4882a593Smuzhiyun gpio_direction_output(GPIO_PTX4, 0);
418*4882a593Smuzhiyun gpio_export(GPIO_PTX4, 0);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /* SW1 input */
421*4882a593Smuzhiyun gpio_request(GPIO_PTF7, NULL); /* MODE */
422*4882a593Smuzhiyun gpio_direction_input(GPIO_PTF7);
423*4882a593Smuzhiyun gpio_export(GPIO_PTF7, 0);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* LCDC */
426*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD15, NULL);
427*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD14, NULL);
428*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD13, NULL);
429*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD12, NULL);
430*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD11, NULL);
431*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD10, NULL);
432*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD9, NULL);
433*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD8, NULL);
434*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD7, NULL);
435*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD6, NULL);
436*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD5, NULL);
437*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD4, NULL);
438*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD3, NULL);
439*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD2, NULL);
440*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD1, NULL);
441*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDD0, NULL);
442*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDLCLK_PTR, NULL);
443*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDDCK, NULL);
444*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDVEPWC, NULL);
445*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDVCPWC, NULL);
446*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDVSYN, NULL);
447*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDHSYN, NULL);
448*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDDISP, NULL);
449*4882a593Smuzhiyun gpio_request(GPIO_FN_LCDDON, NULL);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun /* LCD backlight */
452*4882a593Smuzhiyun gpio_request(GPIO_PTS3, NULL);
453*4882a593Smuzhiyun gpio_direction_output(GPIO_PTS3, 1);
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /* CEU */
456*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_CLK2, NULL);
457*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_VD2, NULL);
458*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_HD2, NULL);
459*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_FLD, NULL);
460*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_CKO, NULL);
461*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D15, NULL);
462*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D14, NULL);
463*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D13, NULL);
464*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D12, NULL);
465*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D11, NULL);
466*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D10, NULL);
467*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D9, NULL);
468*4882a593Smuzhiyun gpio_request(GPIO_FN_VIO_D8, NULL);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun gpio_request(GPIO_PTZ7, NULL);
471*4882a593Smuzhiyun gpio_direction_output(GPIO_PTZ7, 0); /* OE_CAM */
472*4882a593Smuzhiyun gpio_request(GPIO_PTZ6, NULL);
473*4882a593Smuzhiyun gpio_direction_output(GPIO_PTZ6, 0); /* STBY_CAM */
474*4882a593Smuzhiyun gpio_request(GPIO_PTZ5, NULL);
475*4882a593Smuzhiyun gpio_direction_output(GPIO_PTZ5, 0); /* RST_CAM */
476*4882a593Smuzhiyun gpio_request(GPIO_PTZ4, NULL);
477*4882a593Smuzhiyun gpio_direction_output(GPIO_PTZ4, 0); /* SADDR */
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun __raw_writew(__raw_readw(PORT_MSELCRB) & ~0x0001, PORT_MSELCRB);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /* FLCTL */
482*4882a593Smuzhiyun gpio_request(GPIO_FN_FCE, NULL);
483*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF7, NULL);
484*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF6, NULL);
485*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF5, NULL);
486*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF4, NULL);
487*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF3, NULL);
488*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF2, NULL);
489*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF1, NULL);
490*4882a593Smuzhiyun gpio_request(GPIO_FN_NAF0, NULL);
491*4882a593Smuzhiyun gpio_request(GPIO_FN_FCDE, NULL);
492*4882a593Smuzhiyun gpio_request(GPIO_FN_FOE, NULL);
493*4882a593Smuzhiyun gpio_request(GPIO_FN_FSC, NULL);
494*4882a593Smuzhiyun gpio_request(GPIO_FN_FWE, NULL);
495*4882a593Smuzhiyun gpio_request(GPIO_FN_FRB, NULL);
496*4882a593Smuzhiyun
497*4882a593Smuzhiyun __raw_writew(0, PORT_HIZCRC);
498*4882a593Smuzhiyun __raw_writew(0xFFFF, PORT_DRVCRA);
499*4882a593Smuzhiyun __raw_writew(0xFFFF, PORT_DRVCRB);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun /* SDHI0 - CN3 - SD CARD */
502*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0CD_PTD, NULL);
503*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0WP_PTD, NULL);
504*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0D3_PTD, NULL);
505*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0D2_PTD, NULL);
506*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0D1_PTD, NULL);
507*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0D0_PTD, NULL);
508*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0CMD_PTD, NULL);
509*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI0CLK_PTD, NULL);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* SDHI1 - CN7 - MICRO SD CARD */
512*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1CD, NULL);
513*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1D3, NULL);
514*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1D2, NULL);
515*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1D1, NULL);
516*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1D0, NULL);
517*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1CMD, NULL);
518*4882a593Smuzhiyun gpio_request(GPIO_FN_SDHI1CLK, NULL);
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun /* Add a clock alias for ov7725 xclk source. */
521*4882a593Smuzhiyun clk_add_alias(NULL, "0-0021", "video_clk", NULL);
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /* Register RSTB gpio for ov7725 camera sensor. */
524*4882a593Smuzhiyun gpiod_add_lookup_table(&ov7725_gpios);
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun i2c_register_board_info(0, ap325rxa_i2c_devices,
527*4882a593Smuzhiyun ARRAY_SIZE(ap325rxa_i2c_devices));
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Initialize CEU platform device separately to map memory first */
530*4882a593Smuzhiyun device_initialize(&ap325rxa_ceu_device.dev);
531*4882a593Smuzhiyun dma_declare_coherent_memory(&ap325rxa_ceu_device.dev,
532*4882a593Smuzhiyun ceu_dma_membase, ceu_dma_membase,
533*4882a593Smuzhiyun ceu_dma_membase + CEU_BUFFER_MEMORY_SIZE - 1);
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun platform_device_add(&ap325rxa_ceu_device);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun return platform_add_devices(ap325rxa_devices,
538*4882a593Smuzhiyun ARRAY_SIZE(ap325rxa_devices));
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun arch_initcall(ap325rxa_devices_setup);
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun /* Return the board specific boot mode pin configuration */
ap325rxa_mode_pins(void)543*4882a593Smuzhiyun static int ap325rxa_mode_pins(void)
544*4882a593Smuzhiyun {
545*4882a593Smuzhiyun /* MD0=0, MD1=0, MD2=0: Clock Mode 0
546*4882a593Smuzhiyun * MD3=0: 16-bit Area0 Bus Width
547*4882a593Smuzhiyun * MD5=1: Little Endian
548*4882a593Smuzhiyun * TSTMD=1, MD8=1: Test Mode Disabled
549*4882a593Smuzhiyun */
550*4882a593Smuzhiyun return MODE_PIN5 | MODE_PIN8;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun /* Reserve a portion of memory for CEU buffers */
ap325rxa_mv_mem_reserve(void)554*4882a593Smuzhiyun static void __init ap325rxa_mv_mem_reserve(void)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun phys_addr_t phys;
557*4882a593Smuzhiyun phys_addr_t size = CEU_BUFFER_MEMORY_SIZE;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun phys = memblock_phys_alloc(size, PAGE_SIZE);
560*4882a593Smuzhiyun if (!phys)
561*4882a593Smuzhiyun panic("Failed to allocate CEU memory\n");
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun memblock_free(phys, size);
564*4882a593Smuzhiyun memblock_remove(phys, size);
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun ceu_dma_membase = phys;
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun static struct sh_machine_vector mv_ap325rxa __initmv = {
570*4882a593Smuzhiyun .mv_name = "AP-325RXA",
571*4882a593Smuzhiyun .mv_mode_pins = ap325rxa_mode_pins,
572*4882a593Smuzhiyun .mv_mem_reserve = ap325rxa_mv_mem_reserve,
573*4882a593Smuzhiyun };
574