1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Renesas Technology Corp. SH7786 Urquell Support.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2008 Kuninori Morimoto <morimoto.kuninori@renesas.com>
6*4882a593Smuzhiyun * Copyright (C) 2009, 2010 Paul Mundt
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Based on board-sh7785lcr.c
9*4882a593Smuzhiyun * Copyright (C) 2008 Yoshihiro Shimoda
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #include <linux/init.h>
12*4882a593Smuzhiyun #include <linux/platform_device.h>
13*4882a593Smuzhiyun #include <linux/fb.h>
14*4882a593Smuzhiyun #include <linux/smc91x.h>
15*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/gpio.h>
18*4882a593Smuzhiyun #include <linux/irq.h>
19*4882a593Smuzhiyun #include <linux/clk.h>
20*4882a593Smuzhiyun #include <linux/sh_intc.h>
21*4882a593Smuzhiyun #include <mach/urquell.h>
22*4882a593Smuzhiyun #include <cpu/sh7786.h>
23*4882a593Smuzhiyun #include <asm/heartbeat.h>
24*4882a593Smuzhiyun #include <linux/sizes.h>
25*4882a593Smuzhiyun #include <asm/smp-ops.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * bit 1234 5678
29*4882a593Smuzhiyun *----------------------------
30*4882a593Smuzhiyun * SW1 0101 0010 -> Pck 33MHz version
31*4882a593Smuzhiyun * (1101 0010) Pck 66MHz version
32*4882a593Smuzhiyun * SW2 0x1x xxxx -> little endian
33*4882a593Smuzhiyun * 29bit mode
34*4882a593Smuzhiyun * SW47 0001 1000 -> CS0 : on-board flash
35*4882a593Smuzhiyun * CS1 : SRAM, registers, LAN, PCMCIA
36*4882a593Smuzhiyun * 38400 bps for SCIF1
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * Address
39*4882a593Smuzhiyun * 0x00000000 - 0x04000000 (CS0) Nor Flash
40*4882a593Smuzhiyun * 0x04000000 - 0x04200000 (CS1) SRAM
41*4882a593Smuzhiyun * 0x05000000 - 0x05800000 (CS1) on board register
42*4882a593Smuzhiyun * 0x05800000 - 0x06000000 (CS1) LAN91C111
43*4882a593Smuzhiyun * 0x06000000 - 0x06400000 (CS1) PCMCIA
44*4882a593Smuzhiyun * 0x08000000 - 0x10000000 (CS2-CS3) DDR3
45*4882a593Smuzhiyun * 0x10000000 - 0x14000000 (CS4) PCIe
46*4882a593Smuzhiyun * 0x14000000 - 0x14800000 (CS5) Core0 LRAM/URAM
47*4882a593Smuzhiyun * 0x14800000 - 0x15000000 (CS5) Core1 LRAM/URAM
48*4882a593Smuzhiyun * 0x18000000 - 0x1C000000 (CS6) ATA/NAND-Flash
49*4882a593Smuzhiyun * 0x1C000000 - (CS7) SH7786 Control register
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* HeartBeat */
53*4882a593Smuzhiyun static struct resource heartbeat_resource = {
54*4882a593Smuzhiyun .start = BOARDREG(SLEDR),
55*4882a593Smuzhiyun .end = BOARDREG(SLEDR),
56*4882a593Smuzhiyun .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun static struct platform_device heartbeat_device = {
60*4882a593Smuzhiyun .name = "heartbeat",
61*4882a593Smuzhiyun .id = -1,
62*4882a593Smuzhiyun .num_resources = 1,
63*4882a593Smuzhiyun .resource = &heartbeat_resource,
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* LAN91C111 */
67*4882a593Smuzhiyun static struct smc91x_platdata smc91x_info = {
68*4882a593Smuzhiyun .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct resource smc91x_eth_resources[] = {
72*4882a593Smuzhiyun [0] = {
73*4882a593Smuzhiyun .name = "SMC91C111" ,
74*4882a593Smuzhiyun .start = 0x05800300,
75*4882a593Smuzhiyun .end = 0x0580030f,
76*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
77*4882a593Smuzhiyun },
78*4882a593Smuzhiyun [1] = {
79*4882a593Smuzhiyun .start = evt2irq(0x360),
80*4882a593Smuzhiyun .flags = IORESOURCE_IRQ,
81*4882a593Smuzhiyun },
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun static struct platform_device smc91x_eth_device = {
85*4882a593Smuzhiyun .name = "smc91x",
86*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(smc91x_eth_resources),
87*4882a593Smuzhiyun .resource = smc91x_eth_resources,
88*4882a593Smuzhiyun .dev = {
89*4882a593Smuzhiyun .platform_data = &smc91x_info,
90*4882a593Smuzhiyun },
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Nor Flash */
94*4882a593Smuzhiyun static struct mtd_partition nor_flash_partitions[] = {
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun .name = "loader",
97*4882a593Smuzhiyun .offset = 0x00000000,
98*4882a593Smuzhiyun .size = SZ_512K,
99*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* Read-only */
100*4882a593Smuzhiyun },
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun .name = "bootenv",
103*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
104*4882a593Smuzhiyun .size = SZ_512K,
105*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* Read-only */
106*4882a593Smuzhiyun },
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun .name = "kernel",
109*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
110*4882a593Smuzhiyun .size = SZ_4M,
111*4882a593Smuzhiyun },
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun .name = "data",
114*4882a593Smuzhiyun .offset = MTDPART_OFS_APPEND,
115*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
116*4882a593Smuzhiyun },
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct physmap_flash_data nor_flash_data = {
120*4882a593Smuzhiyun .width = 2,
121*4882a593Smuzhiyun .parts = nor_flash_partitions,
122*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(nor_flash_partitions),
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static struct resource nor_flash_resources[] = {
126*4882a593Smuzhiyun [0] = {
127*4882a593Smuzhiyun .start = NOR_FLASH_ADDR,
128*4882a593Smuzhiyun .end = NOR_FLASH_ADDR + NOR_FLASH_SIZE - 1,
129*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static struct platform_device nor_flash_device = {
134*4882a593Smuzhiyun .name = "physmap-flash",
135*4882a593Smuzhiyun .dev = {
136*4882a593Smuzhiyun .platform_data = &nor_flash_data,
137*4882a593Smuzhiyun },
138*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(nor_flash_resources),
139*4882a593Smuzhiyun .resource = nor_flash_resources,
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun static struct platform_device *urquell_devices[] __initdata = {
143*4882a593Smuzhiyun &heartbeat_device,
144*4882a593Smuzhiyun &smc91x_eth_device,
145*4882a593Smuzhiyun &nor_flash_device,
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun
urquell_devices_setup(void)148*4882a593Smuzhiyun static int __init urquell_devices_setup(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun /* USB */
151*4882a593Smuzhiyun gpio_request(GPIO_FN_USB_OVC0, NULL);
152*4882a593Smuzhiyun gpio_request(GPIO_FN_USB_PENC0, NULL);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* enable LAN */
155*4882a593Smuzhiyun __raw_writew(__raw_readw(UBOARDREG(IRL2MSKR)) & ~0x00000001,
156*4882a593Smuzhiyun UBOARDREG(IRL2MSKR));
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return platform_add_devices(urquell_devices,
159*4882a593Smuzhiyun ARRAY_SIZE(urquell_devices));
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun device_initcall(urquell_devices_setup);
162*4882a593Smuzhiyun
urquell_power_off(void)163*4882a593Smuzhiyun static void urquell_power_off(void)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun __raw_writew(0xa5a5, UBOARDREG(SRSTR));
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
urquell_init_irq(void)168*4882a593Smuzhiyun static void __init urquell_init_irq(void)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun plat_irq_setup_pins(IRQ_MODE_IRL3210_MASK);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
urquell_mode_pins(void)173*4882a593Smuzhiyun static int urquell_mode_pins(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun return __raw_readw(UBOARDREG(MDSWMR));
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
urquell_clk_init(void)178*4882a593Smuzhiyun static int urquell_clk_init(void)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun struct clk *clk;
181*4882a593Smuzhiyun int ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun /*
184*4882a593Smuzhiyun * Only handle the EXTAL case, anyone interfacing a crystal
185*4882a593Smuzhiyun * resonator will need to provide their own input clock.
186*4882a593Smuzhiyun */
187*4882a593Smuzhiyun if (test_mode_pin(MODE_PIN9))
188*4882a593Smuzhiyun return -EINVAL;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun clk = clk_get(NULL, "extal");
191*4882a593Smuzhiyun if (IS_ERR(clk))
192*4882a593Smuzhiyun return PTR_ERR(clk);
193*4882a593Smuzhiyun ret = clk_set_rate(clk, 33333333);
194*4882a593Smuzhiyun clk_put(clk);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return ret;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /* Initialize the board */
urquell_setup(char ** cmdline_p)200*4882a593Smuzhiyun static void __init urquell_setup(char **cmdline_p)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun printk(KERN_INFO "Renesas Technology Corp. Urquell support.\n");
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun pm_power_off = urquell_power_off;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun register_smp_ops(&shx3_smp_ops);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * The Machine Vector
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun static struct sh_machine_vector mv_urquell __initmv = {
213*4882a593Smuzhiyun .mv_name = "Urquell",
214*4882a593Smuzhiyun .mv_setup = urquell_setup,
215*4882a593Smuzhiyun .mv_init_irq = urquell_init_irq,
216*4882a593Smuzhiyun .mv_mode_pins = urquell_mode_pins,
217*4882a593Smuzhiyun .mv_clk_init = urquell_clk_init,
218*4882a593Smuzhiyun };
219