xref: /OK3568_Linux_fs/kernel/arch/sh/boards/board-sh7757lcr.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Renesas R0P7757LC0012RL Support.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2009 - 2010  Renesas Solutions Corp.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/platform_device.h>
10*4882a593Smuzhiyun #include <linux/gpio.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
13*4882a593Smuzhiyun #include <linux/regulator/machine.h>
14*4882a593Smuzhiyun #include <linux/spi/spi.h>
15*4882a593Smuzhiyun #include <linux/spi/flash.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/mfd/tmio.h>
18*4882a593Smuzhiyun #include <linux/mmc/host.h>
19*4882a593Smuzhiyun #include <linux/mmc/sh_mmcif.h>
20*4882a593Smuzhiyun #include <linux/sh_eth.h>
21*4882a593Smuzhiyun #include <linux/sh_intc.h>
22*4882a593Smuzhiyun #include <linux/usb/renesas_usbhs.h>
23*4882a593Smuzhiyun #include <cpu/sh7757.h>
24*4882a593Smuzhiyun #include <asm/heartbeat.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static struct resource heartbeat_resource = {
27*4882a593Smuzhiyun 	.start	= 0xffec005c,	/* PUDR */
28*4882a593Smuzhiyun 	.end	= 0xffec005c,
29*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static unsigned char heartbeat_bit_pos[] = { 0, 1, 2, 3 };
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static struct heartbeat_data heartbeat_data = {
35*4882a593Smuzhiyun 	.bit_pos	= heartbeat_bit_pos,
36*4882a593Smuzhiyun 	.nr_bits	= ARRAY_SIZE(heartbeat_bit_pos),
37*4882a593Smuzhiyun 	.flags		= HEARTBEAT_INVERTED,
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun static struct platform_device heartbeat_device = {
41*4882a593Smuzhiyun 	.name		= "heartbeat",
42*4882a593Smuzhiyun 	.id		= -1,
43*4882a593Smuzhiyun 	.dev	= {
44*4882a593Smuzhiyun 		.platform_data	= &heartbeat_data,
45*4882a593Smuzhiyun 	},
46*4882a593Smuzhiyun 	.num_resources	= 1,
47*4882a593Smuzhiyun 	.resource	= &heartbeat_resource,
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Fast Ethernet */
51*4882a593Smuzhiyun #define GBECONT		0xffc10100
52*4882a593Smuzhiyun #define GBECONT_RMII1	BIT(17)
53*4882a593Smuzhiyun #define GBECONT_RMII0	BIT(16)
sh7757_eth_set_mdio_gate(void * addr)54*4882a593Smuzhiyun static void sh7757_eth_set_mdio_gate(void *addr)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	if (((unsigned long)addr & 0x00000fff) < 0x0800)
57*4882a593Smuzhiyun 		writel(readl(GBECONT) | GBECONT_RMII0, GBECONT);
58*4882a593Smuzhiyun 	else
59*4882a593Smuzhiyun 		writel(readl(GBECONT) | GBECONT_RMII1, GBECONT);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun static struct resource sh_eth0_resources[] = {
63*4882a593Smuzhiyun 	{
64*4882a593Smuzhiyun 		.start  = 0xfef00000,
65*4882a593Smuzhiyun 		.end    = 0xfef001ff,
66*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
67*4882a593Smuzhiyun 	}, {
68*4882a593Smuzhiyun 		.start  = evt2irq(0xc80),
69*4882a593Smuzhiyun 		.end    = evt2irq(0xc80),
70*4882a593Smuzhiyun 		.flags  = IORESOURCE_IRQ,
71*4882a593Smuzhiyun 	},
72*4882a593Smuzhiyun };
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun static struct sh_eth_plat_data sh7757_eth0_pdata = {
75*4882a593Smuzhiyun 	.phy = 1,
76*4882a593Smuzhiyun 	.set_mdio_gate = sh7757_eth_set_mdio_gate,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct platform_device sh7757_eth0_device = {
80*4882a593Smuzhiyun 	.name		= "sh7757-ether",
81*4882a593Smuzhiyun 	.resource	= sh_eth0_resources,
82*4882a593Smuzhiyun 	.id		= 0,
83*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sh_eth0_resources),
84*4882a593Smuzhiyun 	.dev		= {
85*4882a593Smuzhiyun 		.platform_data = &sh7757_eth0_pdata,
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun static struct resource sh_eth1_resources[] = {
90*4882a593Smuzhiyun 	{
91*4882a593Smuzhiyun 		.start  = 0xfef00800,
92*4882a593Smuzhiyun 		.end    = 0xfef009ff,
93*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
94*4882a593Smuzhiyun 	}, {
95*4882a593Smuzhiyun 		.start  = evt2irq(0xc80),
96*4882a593Smuzhiyun 		.end    = evt2irq(0xc80),
97*4882a593Smuzhiyun 		.flags  = IORESOURCE_IRQ,
98*4882a593Smuzhiyun 	},
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun static struct sh_eth_plat_data sh7757_eth1_pdata = {
102*4882a593Smuzhiyun 	.phy = 1,
103*4882a593Smuzhiyun 	.set_mdio_gate = sh7757_eth_set_mdio_gate,
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static struct platform_device sh7757_eth1_device = {
107*4882a593Smuzhiyun 	.name		= "sh7757-ether",
108*4882a593Smuzhiyun 	.resource	= sh_eth1_resources,
109*4882a593Smuzhiyun 	.id		= 1,
110*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sh_eth1_resources),
111*4882a593Smuzhiyun 	.dev		= {
112*4882a593Smuzhiyun 		.platform_data = &sh7757_eth1_pdata,
113*4882a593Smuzhiyun 	},
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
sh7757_eth_giga_set_mdio_gate(void * addr)116*4882a593Smuzhiyun static void sh7757_eth_giga_set_mdio_gate(void *addr)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	if (((unsigned long)addr & 0x00000fff) < 0x0800) {
119*4882a593Smuzhiyun 		gpio_set_value(GPIO_PTT4, 1);
120*4882a593Smuzhiyun 		writel(readl(GBECONT) & ~GBECONT_RMII0, GBECONT);
121*4882a593Smuzhiyun 	} else {
122*4882a593Smuzhiyun 		gpio_set_value(GPIO_PTT4, 0);
123*4882a593Smuzhiyun 		writel(readl(GBECONT) & ~GBECONT_RMII1, GBECONT);
124*4882a593Smuzhiyun 	}
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static struct resource sh_eth_giga0_resources[] = {
128*4882a593Smuzhiyun 	{
129*4882a593Smuzhiyun 		.start  = 0xfee00000,
130*4882a593Smuzhiyun 		.end    = 0xfee007ff,
131*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
132*4882a593Smuzhiyun 	}, {
133*4882a593Smuzhiyun 		/* TSU */
134*4882a593Smuzhiyun 		.start  = 0xfee01800,
135*4882a593Smuzhiyun 		.end    = 0xfee01fff,
136*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
137*4882a593Smuzhiyun 	}, {
138*4882a593Smuzhiyun 		.start  = evt2irq(0x2960),
139*4882a593Smuzhiyun 		.end    = evt2irq(0x2960),
140*4882a593Smuzhiyun 		.flags  = IORESOURCE_IRQ,
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static struct sh_eth_plat_data sh7757_eth_giga0_pdata = {
145*4882a593Smuzhiyun 	.phy = 18,
146*4882a593Smuzhiyun 	.set_mdio_gate = sh7757_eth_giga_set_mdio_gate,
147*4882a593Smuzhiyun 	.phy_interface = PHY_INTERFACE_MODE_RGMII_ID,
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static struct platform_device sh7757_eth_giga0_device = {
151*4882a593Smuzhiyun 	.name		= "sh7757-gether",
152*4882a593Smuzhiyun 	.resource	= sh_eth_giga0_resources,
153*4882a593Smuzhiyun 	.id		= 2,
154*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sh_eth_giga0_resources),
155*4882a593Smuzhiyun 	.dev		= {
156*4882a593Smuzhiyun 		.platform_data = &sh7757_eth_giga0_pdata,
157*4882a593Smuzhiyun 	},
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static struct resource sh_eth_giga1_resources[] = {
161*4882a593Smuzhiyun 	{
162*4882a593Smuzhiyun 		.start  = 0xfee00800,
163*4882a593Smuzhiyun 		.end    = 0xfee00fff,
164*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
165*4882a593Smuzhiyun 	}, {
166*4882a593Smuzhiyun 		/* TSU */
167*4882a593Smuzhiyun 		.start  = 0xfee01800,
168*4882a593Smuzhiyun 		.end    = 0xfee01fff,
169*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
170*4882a593Smuzhiyun 	}, {
171*4882a593Smuzhiyun 		.start  = evt2irq(0x2980),
172*4882a593Smuzhiyun 		.end    = evt2irq(0x2980),
173*4882a593Smuzhiyun 		.flags  = IORESOURCE_IRQ,
174*4882a593Smuzhiyun 	},
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static struct sh_eth_plat_data sh7757_eth_giga1_pdata = {
178*4882a593Smuzhiyun 	.phy = 19,
179*4882a593Smuzhiyun 	.set_mdio_gate = sh7757_eth_giga_set_mdio_gate,
180*4882a593Smuzhiyun 	.phy_interface = PHY_INTERFACE_MODE_RGMII_ID,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun static struct platform_device sh7757_eth_giga1_device = {
184*4882a593Smuzhiyun 	.name		= "sh7757-gether",
185*4882a593Smuzhiyun 	.resource	= sh_eth_giga1_resources,
186*4882a593Smuzhiyun 	.id		= 3,
187*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sh_eth_giga1_resources),
188*4882a593Smuzhiyun 	.dev		= {
189*4882a593Smuzhiyun 		.platform_data = &sh7757_eth_giga1_pdata,
190*4882a593Smuzhiyun 	},
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* Fixed 3.3V regulator to be used by SDHI0, MMCIF */
194*4882a593Smuzhiyun static struct regulator_consumer_supply fixed3v3_power_consumers[] =
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vmmc", "sh_mobile_sdhi.0"),
197*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vqmmc", "sh_mobile_sdhi.0"),
198*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vmmc", "sh_mmcif.0"),
199*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vqmmc", "sh_mmcif.0"),
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* SH_MMCIF */
203*4882a593Smuzhiyun static struct resource sh_mmcif_resources[] = {
204*4882a593Smuzhiyun 	[0] = {
205*4882a593Smuzhiyun 		.start	= 0xffcb0000,
206*4882a593Smuzhiyun 		.end	= 0xffcb00ff,
207*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
208*4882a593Smuzhiyun 	},
209*4882a593Smuzhiyun 	[1] = {
210*4882a593Smuzhiyun 		.start	= evt2irq(0x1c60),
211*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
212*4882a593Smuzhiyun 	},
213*4882a593Smuzhiyun 	[2] = {
214*4882a593Smuzhiyun 		.start	= evt2irq(0x1c80),
215*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
216*4882a593Smuzhiyun 	},
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static struct sh_mmcif_plat_data sh_mmcif_plat = {
220*4882a593Smuzhiyun 	.sup_pclk	= 0x0f,
221*4882a593Smuzhiyun 	.caps		= MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA |
222*4882a593Smuzhiyun 			  MMC_CAP_NONREMOVABLE,
223*4882a593Smuzhiyun 	.ocr		= MMC_VDD_32_33 | MMC_VDD_33_34,
224*4882a593Smuzhiyun 	.slave_id_tx	= SHDMA_SLAVE_MMCIF_TX,
225*4882a593Smuzhiyun 	.slave_id_rx	= SHDMA_SLAVE_MMCIF_RX,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun static struct platform_device sh_mmcif_device = {
229*4882a593Smuzhiyun 	.name		= "sh_mmcif",
230*4882a593Smuzhiyun 	.id		= 0,
231*4882a593Smuzhiyun 	.dev		= {
232*4882a593Smuzhiyun 		.platform_data		= &sh_mmcif_plat,
233*4882a593Smuzhiyun 	},
234*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sh_mmcif_resources),
235*4882a593Smuzhiyun 	.resource	= sh_mmcif_resources,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun /* SDHI0 */
239*4882a593Smuzhiyun static struct tmio_mmc_data sdhi_info = {
240*4882a593Smuzhiyun 	.chan_priv_tx	= (void *)SHDMA_SLAVE_SDHI_TX,
241*4882a593Smuzhiyun 	.chan_priv_rx	= (void *)SHDMA_SLAVE_SDHI_RX,
242*4882a593Smuzhiyun 	.capabilities	= MMC_CAP_SD_HIGHSPEED,
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun static struct resource sdhi_resources[] = {
246*4882a593Smuzhiyun 	[0] = {
247*4882a593Smuzhiyun 		.start  = 0xffe50000,
248*4882a593Smuzhiyun 		.end    = 0xffe500ff,
249*4882a593Smuzhiyun 		.flags  = IORESOURCE_MEM,
250*4882a593Smuzhiyun 	},
251*4882a593Smuzhiyun 	[1] = {
252*4882a593Smuzhiyun 		.start  = evt2irq(0x480),
253*4882a593Smuzhiyun 		.flags  = IORESOURCE_IRQ,
254*4882a593Smuzhiyun 	},
255*4882a593Smuzhiyun };
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun static struct platform_device sdhi_device = {
258*4882a593Smuzhiyun 	.name           = "sh_mobile_sdhi",
259*4882a593Smuzhiyun 	.num_resources  = ARRAY_SIZE(sdhi_resources),
260*4882a593Smuzhiyun 	.resource       = sdhi_resources,
261*4882a593Smuzhiyun 	.id             = 0,
262*4882a593Smuzhiyun 	.dev	= {
263*4882a593Smuzhiyun 		.platform_data	= &sdhi_info,
264*4882a593Smuzhiyun 	},
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
usbhs0_get_id(struct platform_device * pdev)267*4882a593Smuzhiyun static int usbhs0_get_id(struct platform_device *pdev)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	return USBHS_GADGET;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun static struct renesas_usbhs_platform_info usb0_data = {
273*4882a593Smuzhiyun 	.platform_callback = {
274*4882a593Smuzhiyun 		.get_id = usbhs0_get_id,
275*4882a593Smuzhiyun 	},
276*4882a593Smuzhiyun 	.driver_param = {
277*4882a593Smuzhiyun 		.buswait_bwait = 5,
278*4882a593Smuzhiyun 	}
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static struct resource usb0_resources[] = {
282*4882a593Smuzhiyun 	[0] = {
283*4882a593Smuzhiyun 		.start	= 0xfe450000,
284*4882a593Smuzhiyun 		.end	= 0xfe4501ff,
285*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
286*4882a593Smuzhiyun 	},
287*4882a593Smuzhiyun 	[1] = {
288*4882a593Smuzhiyun 		.start	= evt2irq(0x840),
289*4882a593Smuzhiyun 		.end	= evt2irq(0x840),
290*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
291*4882a593Smuzhiyun 	},
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun static struct platform_device usb0_device = {
295*4882a593Smuzhiyun 	.name		= "renesas_usbhs",
296*4882a593Smuzhiyun 	.id		= 0,
297*4882a593Smuzhiyun 	.dev = {
298*4882a593Smuzhiyun 		.platform_data		= &usb0_data,
299*4882a593Smuzhiyun 	},
300*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(usb0_resources),
301*4882a593Smuzhiyun 	.resource	= usb0_resources,
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun static struct platform_device *sh7757lcr_devices[] __initdata = {
305*4882a593Smuzhiyun 	&heartbeat_device,
306*4882a593Smuzhiyun 	&sh7757_eth0_device,
307*4882a593Smuzhiyun 	&sh7757_eth1_device,
308*4882a593Smuzhiyun 	&sh7757_eth_giga0_device,
309*4882a593Smuzhiyun 	&sh7757_eth_giga1_device,
310*4882a593Smuzhiyun 	&sh_mmcif_device,
311*4882a593Smuzhiyun 	&sdhi_device,
312*4882a593Smuzhiyun 	&usb0_device,
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun static struct flash_platform_data spi_flash_data = {
316*4882a593Smuzhiyun 	.name = "m25p80",
317*4882a593Smuzhiyun 	.type = "m25px64",
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun static struct spi_board_info spi_board_info[] = {
321*4882a593Smuzhiyun 	{
322*4882a593Smuzhiyun 		.modalias = "m25p80",
323*4882a593Smuzhiyun 		.max_speed_hz = 25000000,
324*4882a593Smuzhiyun 		.bus_num = 0,
325*4882a593Smuzhiyun 		.chip_select = 1,
326*4882a593Smuzhiyun 		.platform_data = &spi_flash_data,
327*4882a593Smuzhiyun 	},
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
sh7757lcr_devices_setup(void)330*4882a593Smuzhiyun static int __init sh7757lcr_devices_setup(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun 	regulator_register_always_on(0, "fixed-3.3V", fixed3v3_power_consumers,
333*4882a593Smuzhiyun 				     ARRAY_SIZE(fixed3v3_power_consumers), 3300000);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* RGMII (PTA) */
336*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ET0_MDC, NULL);
337*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ET0_MDIO, NULL);
338*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ET1_MDC, NULL);
339*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ET1_MDIO, NULL);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/* ONFI (PTB, PTZ) */
342*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_NRE, NULL);
343*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_NWE, NULL);
344*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_NWP, NULL);
345*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_NCE0, NULL);
346*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_R_B0, NULL);
347*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_ALE, NULL);
348*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_CLE, NULL);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ7, NULL);
351*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ6, NULL);
352*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ5, NULL);
353*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ4, NULL);
354*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ3, NULL);
355*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ2, NULL);
356*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ1, NULL);
357*4882a593Smuzhiyun 	gpio_request(GPIO_FN_ON_DQ0, NULL);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	/* IRQ8 to 0 (PTB, PTC) */
360*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ8, NULL);
361*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ7, NULL);
362*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ6, NULL);
363*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ5, NULL);
364*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ4, NULL);
365*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ3, NULL);
366*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ2, NULL);
367*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ1, NULL);
368*4882a593Smuzhiyun 	gpio_request(GPIO_FN_IRQ0, NULL);
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	/* SPI0 (PTD) */
371*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_MOSI, NULL);
372*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_MISO, NULL);
373*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_SCK, NULL);
374*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_SCK_FB, NULL);
375*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_SS0, NULL);
376*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_SS1, NULL);
377*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_SS2, NULL);
378*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP0_SS3, NULL);
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	/* RMII 0/1 (PTE, PTF) */
381*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_CRS_DV, NULL);
382*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_TXD1, NULL);
383*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_TXD0, NULL);
384*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_TXEN, NULL);
385*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_REFCLK, NULL);
386*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_RXD1, NULL);
387*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_RXD0, NULL);
388*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII0_RX_ER, NULL);
389*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_CRS_DV, NULL);
390*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_TXD1, NULL);
391*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_TXD0, NULL);
392*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_TXEN, NULL);
393*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_REFCLK, NULL);
394*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_RXD1, NULL);
395*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_RXD0, NULL);
396*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RMII1_RX_ER, NULL);
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	/* eMMC (PTG) */
399*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCCLK, NULL);
400*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCCMD, NULL);
401*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT7, NULL);
402*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT6, NULL);
403*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT5, NULL);
404*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT4, NULL);
405*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT3, NULL);
406*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT2, NULL);
407*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT1, NULL);
408*4882a593Smuzhiyun 	gpio_request(GPIO_FN_MMCDAT0, NULL);
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 	/* LPC (PTG, PTH, PTQ, PTU) */
411*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SERIRQ, NULL);
412*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LPCPD, NULL);
413*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LDRQ, NULL);
414*4882a593Smuzhiyun 	gpio_request(GPIO_FN_WP, NULL);
415*4882a593Smuzhiyun 	gpio_request(GPIO_FN_FMS0, NULL);
416*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LAD3, NULL);
417*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LAD2, NULL);
418*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LAD1, NULL);
419*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LAD0, NULL);
420*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LFRAME, NULL);
421*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LRESET, NULL);
422*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LCLK, NULL);
423*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LGPIO7, NULL);
424*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LGPIO6, NULL);
425*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LGPIO5, NULL);
426*4882a593Smuzhiyun 	gpio_request(GPIO_FN_LGPIO4, NULL);
427*4882a593Smuzhiyun 
428*4882a593Smuzhiyun 	/* SPI1 (PTH) */
429*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP1_MOSI, NULL);
430*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP1_MISO, NULL);
431*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP1_SCK, NULL);
432*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP1_SCK_FB, NULL);
433*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP1_SS0, NULL);
434*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SP1_SS1, NULL);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	/* SDHI (PTI) */
437*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_WP, NULL);
438*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_CD, NULL);
439*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_CLK, NULL);
440*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_CMD, NULL);
441*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_D3, NULL);
442*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_D2, NULL);
443*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_D1, NULL);
444*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SD_D0, NULL);
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	/* SCIF3/4 (PTJ, PTW) */
447*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RTS3, NULL);
448*4882a593Smuzhiyun 	gpio_request(GPIO_FN_CTS3, NULL);
449*4882a593Smuzhiyun 	gpio_request(GPIO_FN_TXD3, NULL);
450*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RXD3, NULL);
451*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RTS4, NULL);
452*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RXD4, NULL);
453*4882a593Smuzhiyun 	gpio_request(GPIO_FN_TXD4, NULL);
454*4882a593Smuzhiyun 	gpio_request(GPIO_FN_CTS4, NULL);
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* SERMUX (PTK, PTL, PTO, PTV) */
457*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_TXD, NULL);
458*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_RXD, NULL);
459*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_RTS, NULL);
460*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_CTS, NULL);
461*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_DTR, NULL);
462*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_DSR, NULL);
463*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_DCD, NULL);
464*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM2_RI, NULL);
465*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_RXD, NULL);
466*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_RTS, NULL);
467*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_CTS, NULL);
468*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_DTR, NULL);
469*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_DSR, NULL);
470*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_DCD, NULL);
471*4882a593Smuzhiyun 	gpio_request(GPIO_FN_RAC_TXD, NULL);
472*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM1_TXD, NULL);
473*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM1_RXD, NULL);
474*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM1_RTS, NULL);
475*4882a593Smuzhiyun 	gpio_request(GPIO_FN_COM1_CTS, NULL);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	writeb(0x10, 0xfe470000);	/* SMR0: SerMux mode 0 */
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* IIC (PTM, PTR, PTS) */
480*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA7, NULL);
481*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL7, NULL);
482*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA6, NULL);
483*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL6, NULL);
484*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA5, NULL);
485*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL5, NULL);
486*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA4, NULL);
487*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL4, NULL);
488*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA3, NULL);
489*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL3, NULL);
490*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA2, NULL);
491*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL2, NULL);
492*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA1, NULL);
493*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL1, NULL);
494*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SDA0, NULL);
495*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SCL0, NULL);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 	/* USB (PTN) */
498*4882a593Smuzhiyun 	gpio_request(GPIO_FN_VBUS_EN, NULL);
499*4882a593Smuzhiyun 	gpio_request(GPIO_FN_VBUS_OC, NULL);
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	/* SGPIO1/0 (PTN, PTO) */
502*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO1_CLK, NULL);
503*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO1_LOAD, NULL);
504*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO1_DI, NULL);
505*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO1_DO, NULL);
506*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO0_CLK, NULL);
507*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO0_LOAD, NULL);
508*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO0_DI, NULL);
509*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SGPIO0_DO, NULL);
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 	/* WDT (PTN) */
512*4882a593Smuzhiyun 	gpio_request(GPIO_FN_SUB_CLKIN, NULL);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	/* System (PTT) */
515*4882a593Smuzhiyun 	gpio_request(GPIO_FN_STATUS1, NULL);
516*4882a593Smuzhiyun 	gpio_request(GPIO_FN_STATUS0, NULL);
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	/* PWMX (PTT) */
519*4882a593Smuzhiyun 	gpio_request(GPIO_FN_PWMX1, NULL);
520*4882a593Smuzhiyun 	gpio_request(GPIO_FN_PWMX0, NULL);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* R-SPI (PTV) */
523*4882a593Smuzhiyun 	gpio_request(GPIO_FN_R_SPI_MOSI, NULL);
524*4882a593Smuzhiyun 	gpio_request(GPIO_FN_R_SPI_MISO, NULL);
525*4882a593Smuzhiyun 	gpio_request(GPIO_FN_R_SPI_RSPCK, NULL);
526*4882a593Smuzhiyun 	gpio_request(GPIO_FN_R_SPI_SSL0, NULL);
527*4882a593Smuzhiyun 	gpio_request(GPIO_FN_R_SPI_SSL1, NULL);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 	/* EVC (PTV, PTW) */
530*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT7, NULL);
531*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT6, NULL);
532*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT5, NULL);
533*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT4, NULL);
534*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT3, NULL);
535*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT2, NULL);
536*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT1, NULL);
537*4882a593Smuzhiyun 	gpio_request(GPIO_FN_EVENT0, NULL);
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	/* LED for heartbeat */
540*4882a593Smuzhiyun 	gpio_request(GPIO_PTU3, NULL);
541*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTU3, 1);
542*4882a593Smuzhiyun 	gpio_request(GPIO_PTU2, NULL);
543*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTU2, 1);
544*4882a593Smuzhiyun 	gpio_request(GPIO_PTU1, NULL);
545*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTU1, 1);
546*4882a593Smuzhiyun 	gpio_request(GPIO_PTU0, NULL);
547*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTU0, 1);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* control for MDIO of Gigabit Ethernet */
550*4882a593Smuzhiyun 	gpio_request(GPIO_PTT4, NULL);
551*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTT4, 1);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* control for eMMC */
554*4882a593Smuzhiyun 	gpio_request(GPIO_PTT7, NULL);		/* eMMC_RST# */
555*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTT7, 0);
556*4882a593Smuzhiyun 	gpio_request(GPIO_PTT6, NULL);		/* eMMC_INDEX# */
557*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTT6, 0);
558*4882a593Smuzhiyun 	gpio_request(GPIO_PTT5, NULL);		/* eMMC_PRST# */
559*4882a593Smuzhiyun 	gpio_direction_output(GPIO_PTT5, 1);
560*4882a593Smuzhiyun 
561*4882a593Smuzhiyun 	/* register SPI device information */
562*4882a593Smuzhiyun 	spi_register_board_info(spi_board_info,
563*4882a593Smuzhiyun 				ARRAY_SIZE(spi_board_info));
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 	/* General platform */
566*4882a593Smuzhiyun 	return platform_add_devices(sh7757lcr_devices,
567*4882a593Smuzhiyun 				    ARRAY_SIZE(sh7757lcr_devices));
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun arch_initcall(sh7757lcr_devices_setup);
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /* Initialize IRQ setting */
init_sh7757lcr_IRQ(void)572*4882a593Smuzhiyun void __init init_sh7757lcr_IRQ(void)
573*4882a593Smuzhiyun {
574*4882a593Smuzhiyun 	plat_irq_setup_pins(IRQ_MODE_IRQ7654);
575*4882a593Smuzhiyun 	plat_irq_setup_pins(IRQ_MODE_IRQ3210);
576*4882a593Smuzhiyun }
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun /* Initialize the board */
sh7757lcr_setup(char ** cmdline_p)579*4882a593Smuzhiyun static void __init sh7757lcr_setup(char **cmdline_p)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	printk(KERN_INFO "Renesas R0P7757LC0012RL support.\n");
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
sh7757lcr_mode_pins(void)584*4882a593Smuzhiyun static int sh7757lcr_mode_pins(void)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	int value = 0;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	/* These are the factory default settings of S3 (Low active).
589*4882a593Smuzhiyun 	 * If you change these dip switches then you will need to
590*4882a593Smuzhiyun 	 * adjust the values below as well.
591*4882a593Smuzhiyun 	 */
592*4882a593Smuzhiyun 	value |= MODE_PIN0;	/* Clock Mode: 1 */
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun 	return value;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun /* The Machine Vector */
598*4882a593Smuzhiyun static struct sh_machine_vector mv_sh7757lcr __initmv = {
599*4882a593Smuzhiyun 	.mv_name		= "SH7757LCR",
600*4882a593Smuzhiyun 	.mv_setup		= sh7757lcr_setup,
601*4882a593Smuzhiyun 	.mv_init_irq		= init_sh7757lcr_IRQ,
602*4882a593Smuzhiyun 	.mv_mode_pins		= sh7757lcr_mode_pins,
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605