xref: /OK3568_Linux_fs/kernel/arch/sh/boards/board-magicpanelr2.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/sh/boards/magicpanel/setup.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2007  Markus Brunner, Mark Jonas
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Magic Panel Release 2 board setup
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
15*4882a593Smuzhiyun #include <linux/regulator/machine.h>
16*4882a593Smuzhiyun #include <linux/smsc911x.h>
17*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
18*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
19*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
20*4882a593Smuzhiyun #include <linux/mtd/map.h>
21*4882a593Smuzhiyun #include <linux/sh_intc.h>
22*4882a593Smuzhiyun #include <mach/magicpanelr2.h>
23*4882a593Smuzhiyun #include <asm/heartbeat.h>
24*4882a593Smuzhiyun #include <cpu/sh7720.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Dummy supplies, where voltage doesn't matter */
27*4882a593Smuzhiyun static struct regulator_consumer_supply dummy_supplies[] = {
28*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vddvario", "smsc911x"),
29*4882a593Smuzhiyun 	REGULATOR_SUPPLY("vdd33a", "smsc911x"),
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define LAN9115_READY	(__raw_readl(0xA8000084UL) & 0x00000001UL)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* Wait until reset finished. Timeout is 100ms. */
ethernet_reset_finished(void)35*4882a593Smuzhiyun static int __init ethernet_reset_finished(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	int i;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	if (LAN9115_READY)
40*4882a593Smuzhiyun 		return 1;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	for (i = 0; i < 10; ++i) {
43*4882a593Smuzhiyun 		mdelay(10);
44*4882a593Smuzhiyun 		if (LAN9115_READY)
45*4882a593Smuzhiyun 			return 1;
46*4882a593Smuzhiyun 	}
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	return 0;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun 
reset_ethernet(void)51*4882a593Smuzhiyun static void __init reset_ethernet(void)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun 	/* PMDR: LAN_RESET=on */
54*4882a593Smuzhiyun 	CLRBITS_OUTB(0x10, PORT_PMDR);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	udelay(200);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	/* PMDR: LAN_RESET=off */
59*4882a593Smuzhiyun 	SETBITS_OUTB(0x10, PORT_PMDR);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
setup_chip_select(void)62*4882a593Smuzhiyun static void __init setup_chip_select(void)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	/* CS2: LAN (0x08000000 - 0x0bffffff) */
65*4882a593Smuzhiyun 	/* no idle cycles, normal space, 8 bit data bus */
66*4882a593Smuzhiyun 	__raw_writel(0x36db0400, CS2BCR);
67*4882a593Smuzhiyun 	/* (SW:1.5 WR:3 HW:1.5), ext. wait */
68*4882a593Smuzhiyun 	__raw_writel(0x000003c0, CS2WCR);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* CS4: CAN1 (0xb0000000 - 0xb3ffffff) */
71*4882a593Smuzhiyun 	/* no idle cycles, normal space, 8 bit data bus */
72*4882a593Smuzhiyun 	__raw_writel(0x00000200, CS4BCR);
73*4882a593Smuzhiyun 	/* (SW:1.5 WR:3 HW:1.5), ext. wait */
74*4882a593Smuzhiyun 	__raw_writel(0x00100981, CS4WCR);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* CS5a: CAN2 (0xb4000000 - 0xb5ffffff) */
77*4882a593Smuzhiyun 	/* no idle cycles, normal space, 8 bit data bus */
78*4882a593Smuzhiyun 	__raw_writel(0x00000200, CS5ABCR);
79*4882a593Smuzhiyun 	/* (SW:1.5 WR:3 HW:1.5), ext. wait */
80*4882a593Smuzhiyun 	__raw_writel(0x00100981, CS5AWCR);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	/* CS5b: CAN3 (0xb6000000 - 0xb7ffffff) */
83*4882a593Smuzhiyun 	/* no idle cycles, normal space, 8 bit data bus */
84*4882a593Smuzhiyun 	__raw_writel(0x00000200, CS5BBCR);
85*4882a593Smuzhiyun 	/* (SW:1.5 WR:3 HW:1.5), ext. wait */
86*4882a593Smuzhiyun 	__raw_writel(0x00100981, CS5BWCR);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* CS6a: Rotary (0xb8000000 - 0xb9ffffff) */
89*4882a593Smuzhiyun 	/* no idle cycles, normal space, 8 bit data bus */
90*4882a593Smuzhiyun 	__raw_writel(0x00000200, CS6ABCR);
91*4882a593Smuzhiyun 	/* (SW:1.5 WR:3 HW:1.5), no ext. wait */
92*4882a593Smuzhiyun 	__raw_writel(0x001009C1, CS6AWCR);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
setup_port_multiplexing(void)95*4882a593Smuzhiyun static void __init setup_port_multiplexing(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	/* A7 GPO(LED8);     A6 GPO(LED7);     A5 GPO(LED6);	  A4 GPO(LED5);
98*4882a593Smuzhiyun 	 * A3 GPO(LED4);     A2 GPO(LED3);     A1 GPO(LED2);	  A0 GPO(LED1);
99*4882a593Smuzhiyun 	 */
100*4882a593Smuzhiyun 	__raw_writew(0x5555, PORT_PACR);	/* 01 01 01 01 01 01 01 01 */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	/* B7 GPO(RST4);   B6 GPO(RST3);  B5 GPO(RST2);    B4 GPO(RST1);
103*4882a593Smuzhiyun 	 * B3 GPO(PB3);	   B2 GPO(PB2);	  B1 GPO(PB1);	   B0 GPO(PB0);
104*4882a593Smuzhiyun 	 */
105*4882a593Smuzhiyun 	__raw_writew(0x5555, PORT_PBCR);	/* 01 01 01 01 01 01 01 01 */
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* C7 GPO(PC7);	  C6 GPO(PC6);	  C5 GPO(PC5);	   C4 GPO(PC4);
108*4882a593Smuzhiyun 	 * C3 LCD_DATA3;  C2 LCD_DATA2;   C1 LCD_DATA1;	   C0 LCD_DATA0;
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	__raw_writew(0x5500, PORT_PCCR);	/* 01 01 01 01 00 00 00 00 */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* D7 GPO(PD7);	D6 GPO(PD6);	D5 GPO(PD5);	   D4 GPO(PD4);
113*4882a593Smuzhiyun 	 * D3 GPO(PD3);	D2 GPO(PD2);	D1 GPO(PD1);	   D0 GPO(PD0);
114*4882a593Smuzhiyun 	 */
115*4882a593Smuzhiyun 	__raw_writew(0x5555, PORT_PDCR);	/* 01 01 01 01 01 01 01 01 */
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/* E7 (x);	  E6 GPI(nu);	 E5 GPI(nu);	  E4 LCD_M_DISP;
118*4882a593Smuzhiyun 	 * E3 LCD_CL1;	  E2 LCD_CL2;	 E1 LCD_DON;	  E0 LCD_FLM;
119*4882a593Smuzhiyun 	 */
120*4882a593Smuzhiyun 	__raw_writew(0x3C00, PORT_PECR);	/* 00 11 11 00 00 00 00 00 */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	/* F7 (x);	     F6 DA1(VLCD);     F5 DA0(nc);	  F4 AN3;
123*4882a593Smuzhiyun 	 * F3 AN2(MID_AD);   F2 AN1(EARTH_AD); F1 AN0(TEMP);	  F0 GPI+(nc);
124*4882a593Smuzhiyun 	 */
125*4882a593Smuzhiyun 	__raw_writew(0x0002, PORT_PFCR);	/* 00 00 00 00 00 00 00 10 */
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* G7 (x);	  G6 IRQ5(TOUCH_BUSY); G5 IRQ4(TOUCH_IRQ); G4 GPI(KEY2);
128*4882a593Smuzhiyun 	 * G3 GPI(KEY1);  G2 GPO(LED11);	G1 GPO(LED10);     G0 GPO(LED9);
129*4882a593Smuzhiyun 	 */
130*4882a593Smuzhiyun 	__raw_writew(0x03D5, PORT_PGCR);	/* 00 00 00 11 11 01 01 01 */
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/* H7 (x);	      H6 /RAS(BRAS);	  H5 /CAS(BCAS); H4 CKE(BCKE);
133*4882a593Smuzhiyun 	 * H3 GPO(EARTH_OFF); H2 GPO(EARTH_TEST); H1 USB2_PWR;	 H0 USB1_PWR;
134*4882a593Smuzhiyun 	 */
135*4882a593Smuzhiyun 	__raw_writew(0x0050, PORT_PHCR);	/* 00 00 00 00 01 01 00 00 */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	/* J7 (x);	  J6 AUDCK;	   J5 ASEBRKAK;	    J4 AUDATA3;
138*4882a593Smuzhiyun 	 * J3 AUDATA2;	  J2 AUDATA1;	   J1 AUDATA0;	    J0 AUDSYNC;
139*4882a593Smuzhiyun 	 */
140*4882a593Smuzhiyun 	__raw_writew(0x0000, PORT_PJCR);	/* 00 00 00 00 00 00 00 00 */
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* K7 (x);	    K6 (x);	     K5 (x);	   K4 (x);
143*4882a593Smuzhiyun 	 * K3 PINT7(/PWR2); K2 PINT6(/PWR1); K1 PINT5(nu); K0 PINT4(FLASH_READY)
144*4882a593Smuzhiyun 	 */
145*4882a593Smuzhiyun 	__raw_writew(0x00FF, PORT_PKCR);	/* 00 00 00 00 11 11 11 11 */
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	/* L7 TRST;	   L6 TMS;	     L5 TDO;		  L4 TDI;
148*4882a593Smuzhiyun 	 * L3 TCK;	   L2 (x);	     L1 (x);		  L0 (x);
149*4882a593Smuzhiyun 	 */
150*4882a593Smuzhiyun 	__raw_writew(0x0000, PORT_PLCR);	/* 00 00 00 00 00 00 00 00 */
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	/* M7 GPO(CURRENT_SINK);    M6 GPO(PWR_SWITCH);     M5 GPO(LAN_SPEED);
153*4882a593Smuzhiyun 	 * M4 GPO(LAN_RESET);       M3 GPO(BUZZER);	    M2 GPO(LCD_BL);
154*4882a593Smuzhiyun 	 * M1 CS5B(CAN3_CS);	    M0 GPI+(nc);
155*4882a593Smuzhiyun 	 */
156*4882a593Smuzhiyun 	__raw_writew(0x5552, PORT_PMCR);	   /* 01 01 01 01 01 01 00 10 */
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* CURRENT_SINK=off,	PWR_SWITCH=off, LAN_SPEED=100MBit,
159*4882a593Smuzhiyun 	 * LAN_RESET=off,	BUZZER=off,	LCD_BL=off
160*4882a593Smuzhiyun 	 */
161*4882a593Smuzhiyun #if CONFIG_SH_MAGIC_PANEL_R2_VERSION == 2
162*4882a593Smuzhiyun 	__raw_writeb(0x30, PORT_PMDR);
163*4882a593Smuzhiyun #elif CONFIG_SH_MAGIC_PANEL_R2_VERSION == 3
164*4882a593Smuzhiyun 	__raw_writeb(0xF0, PORT_PMDR);
165*4882a593Smuzhiyun #else
166*4882a593Smuzhiyun #error Unknown revision of PLATFORM_MP_R2
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* P7 (x);	       P6 (x);		  P5 (x);
170*4882a593Smuzhiyun 	 * P4 GPO(nu);	       P3 IRQ3(LAN_IRQ);  P2 IRQ2(CAN3_IRQ);
171*4882a593Smuzhiyun 	 * P1 IRQ1(CAN2_IRQ);  P0 IRQ0(CAN1_IRQ)
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun 	__raw_writew(0x0100, PORT_PPCR);	/* 00 00 00 01 00 00 00 00 */
174*4882a593Smuzhiyun 	__raw_writeb(0x10, PORT_PPDR);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* R7 A25;	     R6 A24;	     R5 A23;		  R4 A22;
177*4882a593Smuzhiyun 	 * R3 A21;	     R2 A20;	     R1 A19;		  R0 A0;
178*4882a593Smuzhiyun 	 */
179*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A25, NULL);
180*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A24, NULL);
181*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A23, NULL);
182*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A22, NULL);
183*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A21, NULL);
184*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A20, NULL);
185*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A19, NULL);
186*4882a593Smuzhiyun 	gpio_request(GPIO_FN_A0, NULL);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* S7 (x);		S6 (x);        S5 (x);	     S4 GPO(EEPROM_CS2);
189*4882a593Smuzhiyun 	 * S3 GPO(EEPROM_CS1);  S2 SIOF0_TXD;  S1 SIOF0_RXD; S0 SIOF0_SCK;
190*4882a593Smuzhiyun 	 */
191*4882a593Smuzhiyun 	__raw_writew(0x0140, PORT_PSCR);	/* 00 00 00 01 01 00 00 00 */
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* T7 (x);	   T6 (x);	  T5 (x);	  T4 COM1_CTS;
194*4882a593Smuzhiyun 	 * T3 COM1_RTS;	   T2 COM1_TXD;	  T1 COM1_RXD;	  T0 GPO(WDOG)
195*4882a593Smuzhiyun 	 */
196*4882a593Smuzhiyun 	__raw_writew(0x0001, PORT_PTCR);	/* 00 00 00 00 00 00 00 01 */
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	/* U7 (x);	     U6 (x);	   U5 (x);	  U4 GPI+(/AC_FAULT);
199*4882a593Smuzhiyun 	 * U3 GPO(TOUCH_CS); U2 TOUCH_TXD; U1 TOUCH_RXD;  U0 TOUCH_SCK;
200*4882a593Smuzhiyun 	 */
201*4882a593Smuzhiyun 	__raw_writew(0x0240, PORT_PUCR);	/* 00 00 00 10 01 00 00 00 */
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* V7 (x);	  V6 (x);	V5 (x);		  V4 GPO(MID2);
204*4882a593Smuzhiyun 	 * V3 GPO(MID1);  V2 CARD_TxD;	V1 CARD_RxD;	  V0 GPI+(/BAT_FAULT);
205*4882a593Smuzhiyun 	 */
206*4882a593Smuzhiyun 	__raw_writew(0x0142, PORT_PVCR);	/* 00 00 00 01 01 00 00 10 */
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
mpr2_setup(char ** cmdline_p)209*4882a593Smuzhiyun static void __init mpr2_setup(char **cmdline_p)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	/* set Pin Select Register A:
212*4882a593Smuzhiyun 	 * /PCC_CD1, /PCC_CD2,  PCC_BVD1, PCC_BVD2,
213*4882a593Smuzhiyun 	 * /IOIS16,  IRQ4,	IRQ5,	  USB1d_SUSPEND
214*4882a593Smuzhiyun 	 */
215*4882a593Smuzhiyun 	__raw_writew(0xAABC, PORT_PSELA);
216*4882a593Smuzhiyun 	/* set Pin Select Register B:
217*4882a593Smuzhiyun 	 * /SCIF0_RTS, /SCIF0_CTS, LCD_VCPWC,
218*4882a593Smuzhiyun 	 * LCD_VEPWC,  IIC_SDA,    IIC_SCL, Reserved
219*4882a593Smuzhiyun 	 */
220*4882a593Smuzhiyun 	__raw_writew(0x3C00, PORT_PSELB);
221*4882a593Smuzhiyun 	/* set Pin Select Register C:
222*4882a593Smuzhiyun 	 * SIOF1_SCK, SIOF1_RxD, SCIF1_RxD, SCIF1_TxD, Reserved
223*4882a593Smuzhiyun 	 */
224*4882a593Smuzhiyun 	__raw_writew(0x0000, PORT_PSELC);
225*4882a593Smuzhiyun 	/* set Pin Select Register D: Reserved, SIOF1_TxD, Reserved, SIOF1_MCLK,
226*4882a593Smuzhiyun 	 * Reserved, SIOF1_SYNC, Reserved, SCIF1_SCK, Reserved
227*4882a593Smuzhiyun 	 */
228*4882a593Smuzhiyun 	__raw_writew(0x0000, PORT_PSELD);
229*4882a593Smuzhiyun 	/* set USB TxRx Control: Reserved, DRV, Reserved, USB_TRANS, USB_SEL */
230*4882a593Smuzhiyun 	__raw_writew(0x0101, PORT_UTRCTL);
231*4882a593Smuzhiyun 	/* set USB Clock Control: USSCS, USSTB, Reserved (HighByte always A5) */
232*4882a593Smuzhiyun 	__raw_writew(0xA5C0, PORT_UCLKCR_W);
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	setup_chip_select();
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	setup_port_multiplexing();
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	reset_ethernet();
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	printk(KERN_INFO "Magic Panel Release 2 A.%i\n",
241*4882a593Smuzhiyun 				CONFIG_SH_MAGIC_PANEL_R2_VERSION);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	if (ethernet_reset_finished() == 0)
244*4882a593Smuzhiyun 		printk(KERN_WARNING "Ethernet not ready\n");
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun static struct resource smsc911x_resources[] = {
248*4882a593Smuzhiyun 	[0] = {
249*4882a593Smuzhiyun 		.start		= 0xa8000000,
250*4882a593Smuzhiyun 		.end		= 0xabffffff,
251*4882a593Smuzhiyun 		.flags		= IORESOURCE_MEM,
252*4882a593Smuzhiyun 	},
253*4882a593Smuzhiyun 	[1] = {
254*4882a593Smuzhiyun 		.start		= evt2irq(0x660),
255*4882a593Smuzhiyun 		.end		= evt2irq(0x660),
256*4882a593Smuzhiyun 		.flags		= IORESOURCE_IRQ,
257*4882a593Smuzhiyun 	},
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct smsc911x_platform_config smsc911x_config = {
261*4882a593Smuzhiyun 	.phy_interface	= PHY_INTERFACE_MODE_MII,
262*4882a593Smuzhiyun 	.irq_polarity	= SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
263*4882a593Smuzhiyun 	.irq_type	= SMSC911X_IRQ_TYPE_OPEN_DRAIN,
264*4882a593Smuzhiyun 	.flags		= SMSC911X_USE_32BIT,
265*4882a593Smuzhiyun };
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static struct platform_device smsc911x_device = {
268*4882a593Smuzhiyun 	.name		= "smsc911x",
269*4882a593Smuzhiyun 	.id		= -1,
270*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(smsc911x_resources),
271*4882a593Smuzhiyun 	.resource	= smsc911x_resources,
272*4882a593Smuzhiyun 	.dev = {
273*4882a593Smuzhiyun 		.platform_data = &smsc911x_config,
274*4882a593Smuzhiyun 	},
275*4882a593Smuzhiyun };
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static struct resource heartbeat_resources[] = {
278*4882a593Smuzhiyun 	[0] = {
279*4882a593Smuzhiyun 		.start	= PA_LED,
280*4882a593Smuzhiyun 		.end	= PA_LED,
281*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
282*4882a593Smuzhiyun 	},
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun static struct heartbeat_data heartbeat_data = {
286*4882a593Smuzhiyun 	.flags		= HEARTBEAT_INVERTED,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static struct platform_device heartbeat_device = {
290*4882a593Smuzhiyun 	.name		= "heartbeat",
291*4882a593Smuzhiyun 	.id		= -1,
292*4882a593Smuzhiyun 	.dev	= {
293*4882a593Smuzhiyun 		.platform_data	= &heartbeat_data,
294*4882a593Smuzhiyun 	},
295*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(heartbeat_resources),
296*4882a593Smuzhiyun 	.resource	= heartbeat_resources,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun static struct mtd_partition mpr2_partitions[] = {
300*4882a593Smuzhiyun 	/* Reserved for bootloader, read-only */
301*4882a593Smuzhiyun 	{
302*4882a593Smuzhiyun 		.name = "Bootloader",
303*4882a593Smuzhiyun 		.offset = 0x00000000UL,
304*4882a593Smuzhiyun 		.size = MPR2_MTD_BOOTLOADER_SIZE,
305*4882a593Smuzhiyun 		.mask_flags = MTD_WRITEABLE,
306*4882a593Smuzhiyun 	},
307*4882a593Smuzhiyun 	/* Reserved for kernel image */
308*4882a593Smuzhiyun 	{
309*4882a593Smuzhiyun 		.name = "Kernel",
310*4882a593Smuzhiyun 		.offset = MTDPART_OFS_NXTBLK,
311*4882a593Smuzhiyun 		.size = MPR2_MTD_KERNEL_SIZE,
312*4882a593Smuzhiyun 	},
313*4882a593Smuzhiyun 	/* Rest is used for Flash FS */
314*4882a593Smuzhiyun 	{
315*4882a593Smuzhiyun 		.name = "Flash_FS",
316*4882a593Smuzhiyun 		.offset = MTDPART_OFS_NXTBLK,
317*4882a593Smuzhiyun 		.size = MTDPART_SIZ_FULL,
318*4882a593Smuzhiyun 	}
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun static struct physmap_flash_data flash_data = {
322*4882a593Smuzhiyun 	.parts		= mpr2_partitions,
323*4882a593Smuzhiyun 	.nr_parts	= ARRAY_SIZE(mpr2_partitions),
324*4882a593Smuzhiyun 	.width		= 2,
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct resource flash_resource = {
328*4882a593Smuzhiyun 	.start		= 0x00000000,
329*4882a593Smuzhiyun 	.end		= 0x2000000UL,
330*4882a593Smuzhiyun 	.flags		= IORESOURCE_MEM,
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun static struct platform_device flash_device = {
334*4882a593Smuzhiyun 	.name		= "physmap-flash",
335*4882a593Smuzhiyun 	.id		= -1,
336*4882a593Smuzhiyun 	.resource	= &flash_resource,
337*4882a593Smuzhiyun 	.num_resources	= 1,
338*4882a593Smuzhiyun 	.dev		= {
339*4882a593Smuzhiyun 		.platform_data = &flash_data,
340*4882a593Smuzhiyun 	},
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun  * Add all resources to the platform_device
345*4882a593Smuzhiyun  */
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static struct platform_device *mpr2_devices[] __initdata = {
348*4882a593Smuzhiyun 	&heartbeat_device,
349*4882a593Smuzhiyun 	&smsc911x_device,
350*4882a593Smuzhiyun 	&flash_device,
351*4882a593Smuzhiyun };
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 
mpr2_devices_setup(void)354*4882a593Smuzhiyun static int __init mpr2_devices_setup(void)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun 	regulator_register_fixed(0, dummy_supplies, ARRAY_SIZE(dummy_supplies));
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	return platform_add_devices(mpr2_devices, ARRAY_SIZE(mpr2_devices));
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun device_initcall(mpr2_devices_setup);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * Initialize IRQ setting
364*4882a593Smuzhiyun  */
init_mpr2_IRQ(void)365*4882a593Smuzhiyun static void __init init_mpr2_IRQ(void)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun 	plat_irq_setup_pins(IRQ_MODE_IRQ); /* install handlers for IRQ0-5 */
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	irq_set_irq_type(evt2irq(0x600), IRQ_TYPE_LEVEL_LOW);    /* IRQ0 CAN1 */
370*4882a593Smuzhiyun 	irq_set_irq_type(evt2irq(0x620), IRQ_TYPE_LEVEL_LOW);    /* IRQ1 CAN2 */
371*4882a593Smuzhiyun 	irq_set_irq_type(evt2irq(0x640), IRQ_TYPE_LEVEL_LOW);    /* IRQ2 CAN3 */
372*4882a593Smuzhiyun 	irq_set_irq_type(evt2irq(0x660), IRQ_TYPE_LEVEL_LOW);    /* IRQ3 SMSC9115 */
373*4882a593Smuzhiyun 	irq_set_irq_type(evt2irq(0x680), IRQ_TYPE_EDGE_RISING);  /* IRQ4 touchscreen */
374*4882a593Smuzhiyun 	irq_set_irq_type(evt2irq(0x6a0), IRQ_TYPE_EDGE_FALLING); /* IRQ5 touchscreen */
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	intc_set_priority(evt2irq(0x600), 13);		/* IRQ0 CAN1 */
377*4882a593Smuzhiyun 	intc_set_priority(evt2irq(0x620), 13);		/* IRQ0 CAN2 */
378*4882a593Smuzhiyun 	intc_set_priority(evt2irq(0x640), 13);		/* IRQ0 CAN3 */
379*4882a593Smuzhiyun 	intc_set_priority(evt2irq(0x660), 6);		/* IRQ3 SMSC9115 */
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun /*
383*4882a593Smuzhiyun  * The Machine Vector
384*4882a593Smuzhiyun  */
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun static struct sh_machine_vector mv_mpr2 __initmv = {
387*4882a593Smuzhiyun 	.mv_name		= "mpr2",
388*4882a593Smuzhiyun 	.mv_setup		= mpr2_setup,
389*4882a593Smuzhiyun 	.mv_init_irq		= init_mpr2_IRQ,
390*4882a593Smuzhiyun };
391