xref: /OK3568_Linux_fs/kernel/arch/s390/pci/pci_irq.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #define KMSG_COMPONENT "zpci"
3*4882a593Smuzhiyun #define pr_fmt(fmt) KMSG_COMPONENT ": " fmt
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/irq.h>
7*4882a593Smuzhiyun #include <linux/kernel_stat.h>
8*4882a593Smuzhiyun #include <linux/pci.h>
9*4882a593Smuzhiyun #include <linux/msi.h>
10*4882a593Smuzhiyun #include <linux/smp.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <asm/isc.h>
13*4882a593Smuzhiyun #include <asm/airq.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static enum {FLOATING, DIRECTED} irq_delivery;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define	SIC_IRQ_MODE_ALL		0
18*4882a593Smuzhiyun #define	SIC_IRQ_MODE_SINGLE		1
19*4882a593Smuzhiyun #define	SIC_IRQ_MODE_DIRECT		4
20*4882a593Smuzhiyun #define	SIC_IRQ_MODE_D_ALL		16
21*4882a593Smuzhiyun #define	SIC_IRQ_MODE_D_SINGLE		17
22*4882a593Smuzhiyun #define	SIC_IRQ_MODE_SET_CPU		18
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * summary bit vector
26*4882a593Smuzhiyun  * FLOATING - summary bit per function
27*4882a593Smuzhiyun  * DIRECTED - summary bit per cpu (only used in fallback path)
28*4882a593Smuzhiyun  */
29*4882a593Smuzhiyun static struct airq_iv *zpci_sbv;
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun /*
32*4882a593Smuzhiyun  * interrupt bit vectors
33*4882a593Smuzhiyun  * FLOATING - interrupt bit vector per function
34*4882a593Smuzhiyun  * DIRECTED - interrupt bit vector per cpu
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun static struct airq_iv **zpci_ibv;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* Modify PCI: Register adapter interruptions */
zpci_set_airq(struct zpci_dev * zdev)39*4882a593Smuzhiyun static int zpci_set_airq(struct zpci_dev *zdev)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u64 req = ZPCI_CREATE_REQ(zdev->fh, 0, ZPCI_MOD_FC_REG_INT);
42*4882a593Smuzhiyun 	struct zpci_fib fib = {0};
43*4882a593Smuzhiyun 	u8 status;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	fib.fmt0.isc = PCI_ISC;
46*4882a593Smuzhiyun 	fib.fmt0.sum = 1;	/* enable summary notifications */
47*4882a593Smuzhiyun 	fib.fmt0.noi = airq_iv_end(zdev->aibv);
48*4882a593Smuzhiyun 	fib.fmt0.aibv = (unsigned long) zdev->aibv->vector;
49*4882a593Smuzhiyun 	fib.fmt0.aibvo = 0;	/* each zdev has its own interrupt vector */
50*4882a593Smuzhiyun 	fib.fmt0.aisb = (unsigned long) zpci_sbv->vector + (zdev->aisb/64)*8;
51*4882a593Smuzhiyun 	fib.fmt0.aisbo = zdev->aisb & 63;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	return zpci_mod_fc(req, &fib, &status) ? -EIO : 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* Modify PCI: Unregister adapter interruptions */
zpci_clear_airq(struct zpci_dev * zdev)57*4882a593Smuzhiyun static int zpci_clear_airq(struct zpci_dev *zdev)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun 	u64 req = ZPCI_CREATE_REQ(zdev->fh, 0, ZPCI_MOD_FC_DEREG_INT);
60*4882a593Smuzhiyun 	struct zpci_fib fib = {0};
61*4882a593Smuzhiyun 	u8 cc, status;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	cc = zpci_mod_fc(req, &fib, &status);
64*4882a593Smuzhiyun 	if (cc == 3 || (cc == 1 && status == 24))
65*4882a593Smuzhiyun 		/* Function already gone or IRQs already deregistered. */
66*4882a593Smuzhiyun 		cc = 0;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	return cc ? -EIO : 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Modify PCI: Register CPU directed interruptions */
zpci_set_directed_irq(struct zpci_dev * zdev)72*4882a593Smuzhiyun static int zpci_set_directed_irq(struct zpci_dev *zdev)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	u64 req = ZPCI_CREATE_REQ(zdev->fh, 0, ZPCI_MOD_FC_REG_INT_D);
75*4882a593Smuzhiyun 	struct zpci_fib fib = {0};
76*4882a593Smuzhiyun 	u8 status;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	fib.fmt = 1;
79*4882a593Smuzhiyun 	fib.fmt1.noi = zdev->msi_nr_irqs;
80*4882a593Smuzhiyun 	fib.fmt1.dibvo = zdev->msi_first_bit;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return zpci_mod_fc(req, &fib, &status) ? -EIO : 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* Modify PCI: Unregister CPU directed interruptions */
zpci_clear_directed_irq(struct zpci_dev * zdev)86*4882a593Smuzhiyun static int zpci_clear_directed_irq(struct zpci_dev *zdev)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	u64 req = ZPCI_CREATE_REQ(zdev->fh, 0, ZPCI_MOD_FC_DEREG_INT_D);
89*4882a593Smuzhiyun 	struct zpci_fib fib = {0};
90*4882a593Smuzhiyun 	u8 cc, status;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	fib.fmt = 1;
93*4882a593Smuzhiyun 	cc = zpci_mod_fc(req, &fib, &status);
94*4882a593Smuzhiyun 	if (cc == 3 || (cc == 1 && status == 24))
95*4882a593Smuzhiyun 		/* Function already gone or IRQs already deregistered. */
96*4882a593Smuzhiyun 		cc = 0;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	return cc ? -EIO : 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
zpci_set_irq_affinity(struct irq_data * data,const struct cpumask * dest,bool force)101*4882a593Smuzhiyun static int zpci_set_irq_affinity(struct irq_data *data, const struct cpumask *dest,
102*4882a593Smuzhiyun 				 bool force)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	struct msi_desc *entry = irq_get_msi_desc(data->irq);
105*4882a593Smuzhiyun 	struct msi_msg msg = entry->msg;
106*4882a593Smuzhiyun 	int cpu_addr = smp_cpu_get_cpu_address(cpumask_first(dest));
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	msg.address_lo &= 0xff0000ff;
109*4882a593Smuzhiyun 	msg.address_lo |= (cpu_addr << 8);
110*4882a593Smuzhiyun 	pci_write_msi_msg(data->irq, &msg);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return IRQ_SET_MASK_OK;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun static struct irq_chip zpci_irq_chip = {
116*4882a593Smuzhiyun 	.name = "PCI-MSI",
117*4882a593Smuzhiyun 	.irq_unmask = pci_msi_unmask_irq,
118*4882a593Smuzhiyun 	.irq_mask = pci_msi_mask_irq,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun 
zpci_handle_cpu_local_irq(bool rescan)121*4882a593Smuzhiyun static void zpci_handle_cpu_local_irq(bool rescan)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun 	struct airq_iv *dibv = zpci_ibv[smp_processor_id()];
124*4882a593Smuzhiyun 	unsigned long bit;
125*4882a593Smuzhiyun 	int irqs_on = 0;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	for (bit = 0;;) {
128*4882a593Smuzhiyun 		/* Scan the directed IRQ bit vector */
129*4882a593Smuzhiyun 		bit = airq_iv_scan(dibv, bit, airq_iv_end(dibv));
130*4882a593Smuzhiyun 		if (bit == -1UL) {
131*4882a593Smuzhiyun 			if (!rescan || irqs_on++)
132*4882a593Smuzhiyun 				/* End of second scan with interrupts on. */
133*4882a593Smuzhiyun 				break;
134*4882a593Smuzhiyun 			/* First scan complete, reenable interrupts. */
135*4882a593Smuzhiyun 			if (zpci_set_irq_ctrl(SIC_IRQ_MODE_D_SINGLE, PCI_ISC))
136*4882a593Smuzhiyun 				break;
137*4882a593Smuzhiyun 			bit = 0;
138*4882a593Smuzhiyun 			continue;
139*4882a593Smuzhiyun 		}
140*4882a593Smuzhiyun 		inc_irq_stat(IRQIO_MSI);
141*4882a593Smuzhiyun 		generic_handle_irq(airq_iv_get_data(dibv, bit));
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun struct cpu_irq_data {
146*4882a593Smuzhiyun 	call_single_data_t csd;
147*4882a593Smuzhiyun 	atomic_t scheduled;
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun static DEFINE_PER_CPU_SHARED_ALIGNED(struct cpu_irq_data, irq_data);
150*4882a593Smuzhiyun 
zpci_handle_remote_irq(void * data)151*4882a593Smuzhiyun static void zpci_handle_remote_irq(void *data)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	atomic_t *scheduled = data;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	do {
156*4882a593Smuzhiyun 		zpci_handle_cpu_local_irq(false);
157*4882a593Smuzhiyun 	} while (atomic_dec_return(scheduled));
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
zpci_handle_fallback_irq(void)160*4882a593Smuzhiyun static void zpci_handle_fallback_irq(void)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct cpu_irq_data *cpu_data;
163*4882a593Smuzhiyun 	unsigned long cpu;
164*4882a593Smuzhiyun 	int irqs_on = 0;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	for (cpu = 0;;) {
167*4882a593Smuzhiyun 		cpu = airq_iv_scan(zpci_sbv, cpu, airq_iv_end(zpci_sbv));
168*4882a593Smuzhiyun 		if (cpu == -1UL) {
169*4882a593Smuzhiyun 			if (irqs_on++)
170*4882a593Smuzhiyun 				/* End of second scan with interrupts on. */
171*4882a593Smuzhiyun 				break;
172*4882a593Smuzhiyun 			/* First scan complete, reenable interrupts. */
173*4882a593Smuzhiyun 			if (zpci_set_irq_ctrl(SIC_IRQ_MODE_SINGLE, PCI_ISC))
174*4882a593Smuzhiyun 				break;
175*4882a593Smuzhiyun 			cpu = 0;
176*4882a593Smuzhiyun 			continue;
177*4882a593Smuzhiyun 		}
178*4882a593Smuzhiyun 		cpu_data = &per_cpu(irq_data, cpu);
179*4882a593Smuzhiyun 		if (atomic_inc_return(&cpu_data->scheduled) > 1)
180*4882a593Smuzhiyun 			continue;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		cpu_data->csd.func = zpci_handle_remote_irq;
183*4882a593Smuzhiyun 		cpu_data->csd.info = &cpu_data->scheduled;
184*4882a593Smuzhiyun 		cpu_data->csd.flags = 0;
185*4882a593Smuzhiyun 		smp_call_function_single_async(cpu, &cpu_data->csd);
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun 
zpci_directed_irq_handler(struct airq_struct * airq,bool floating)189*4882a593Smuzhiyun static void zpci_directed_irq_handler(struct airq_struct *airq, bool floating)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	if (floating) {
192*4882a593Smuzhiyun 		inc_irq_stat(IRQIO_PCF);
193*4882a593Smuzhiyun 		zpci_handle_fallback_irq();
194*4882a593Smuzhiyun 	} else {
195*4882a593Smuzhiyun 		inc_irq_stat(IRQIO_PCD);
196*4882a593Smuzhiyun 		zpci_handle_cpu_local_irq(true);
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
zpci_floating_irq_handler(struct airq_struct * airq,bool floating)200*4882a593Smuzhiyun static void zpci_floating_irq_handler(struct airq_struct *airq, bool floating)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	unsigned long si, ai;
203*4882a593Smuzhiyun 	struct airq_iv *aibv;
204*4882a593Smuzhiyun 	int irqs_on = 0;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	inc_irq_stat(IRQIO_PCF);
207*4882a593Smuzhiyun 	for (si = 0;;) {
208*4882a593Smuzhiyun 		/* Scan adapter summary indicator bit vector */
209*4882a593Smuzhiyun 		si = airq_iv_scan(zpci_sbv, si, airq_iv_end(zpci_sbv));
210*4882a593Smuzhiyun 		if (si == -1UL) {
211*4882a593Smuzhiyun 			if (irqs_on++)
212*4882a593Smuzhiyun 				/* End of second scan with interrupts on. */
213*4882a593Smuzhiyun 				break;
214*4882a593Smuzhiyun 			/* First scan complete, reenable interrupts. */
215*4882a593Smuzhiyun 			if (zpci_set_irq_ctrl(SIC_IRQ_MODE_SINGLE, PCI_ISC))
216*4882a593Smuzhiyun 				break;
217*4882a593Smuzhiyun 			si = 0;
218*4882a593Smuzhiyun 			continue;
219*4882a593Smuzhiyun 		}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		/* Scan the adapter interrupt vector for this device. */
222*4882a593Smuzhiyun 		aibv = zpci_ibv[si];
223*4882a593Smuzhiyun 		for (ai = 0;;) {
224*4882a593Smuzhiyun 			ai = airq_iv_scan(aibv, ai, airq_iv_end(aibv));
225*4882a593Smuzhiyun 			if (ai == -1UL)
226*4882a593Smuzhiyun 				break;
227*4882a593Smuzhiyun 			inc_irq_stat(IRQIO_MSI);
228*4882a593Smuzhiyun 			airq_iv_lock(aibv, ai);
229*4882a593Smuzhiyun 			generic_handle_irq(airq_iv_get_data(aibv, ai));
230*4882a593Smuzhiyun 			airq_iv_unlock(aibv, ai);
231*4882a593Smuzhiyun 		}
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
arch_setup_msi_irqs(struct pci_dev * pdev,int nvec,int type)235*4882a593Smuzhiyun int arch_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct zpci_dev *zdev = to_zpci(pdev);
238*4882a593Smuzhiyun 	unsigned int hwirq, msi_vecs, cpu;
239*4882a593Smuzhiyun 	unsigned long bit;
240*4882a593Smuzhiyun 	struct msi_desc *msi;
241*4882a593Smuzhiyun 	struct msi_msg msg;
242*4882a593Smuzhiyun 	int cpu_addr;
243*4882a593Smuzhiyun 	int rc, irq;
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	zdev->aisb = -1UL;
246*4882a593Smuzhiyun 	zdev->msi_first_bit = -1U;
247*4882a593Smuzhiyun 	if (type == PCI_CAP_ID_MSI && nvec > 1)
248*4882a593Smuzhiyun 		return 1;
249*4882a593Smuzhiyun 	msi_vecs = min_t(unsigned int, nvec, zdev->max_msi);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	if (irq_delivery == DIRECTED) {
252*4882a593Smuzhiyun 		/* Allocate cpu vector bits */
253*4882a593Smuzhiyun 		bit = airq_iv_alloc(zpci_ibv[0], msi_vecs);
254*4882a593Smuzhiyun 		if (bit == -1UL)
255*4882a593Smuzhiyun 			return -EIO;
256*4882a593Smuzhiyun 	} else {
257*4882a593Smuzhiyun 		/* Allocate adapter summary indicator bit */
258*4882a593Smuzhiyun 		bit = airq_iv_alloc_bit(zpci_sbv);
259*4882a593Smuzhiyun 		if (bit == -1UL)
260*4882a593Smuzhiyun 			return -EIO;
261*4882a593Smuzhiyun 		zdev->aisb = bit;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		/* Create adapter interrupt vector */
264*4882a593Smuzhiyun 		zdev->aibv = airq_iv_create(msi_vecs, AIRQ_IV_DATA | AIRQ_IV_BITLOCK);
265*4882a593Smuzhiyun 		if (!zdev->aibv)
266*4882a593Smuzhiyun 			return -ENOMEM;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 		/* Wire up shortcut pointer */
269*4882a593Smuzhiyun 		zpci_ibv[bit] = zdev->aibv;
270*4882a593Smuzhiyun 		/* Each function has its own interrupt vector */
271*4882a593Smuzhiyun 		bit = 0;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	/* Request MSI interrupts */
275*4882a593Smuzhiyun 	hwirq = bit;
276*4882a593Smuzhiyun 	for_each_pci_msi_entry(msi, pdev) {
277*4882a593Smuzhiyun 		rc = -EIO;
278*4882a593Smuzhiyun 		if (hwirq - bit >= msi_vecs)
279*4882a593Smuzhiyun 			break;
280*4882a593Smuzhiyun 		irq = __irq_alloc_descs(-1, 0, 1, 0, THIS_MODULE,
281*4882a593Smuzhiyun 				(irq_delivery == DIRECTED) ?
282*4882a593Smuzhiyun 				msi->affinity : NULL);
283*4882a593Smuzhiyun 		if (irq < 0)
284*4882a593Smuzhiyun 			return -ENOMEM;
285*4882a593Smuzhiyun 		rc = irq_set_msi_desc(irq, msi);
286*4882a593Smuzhiyun 		if (rc)
287*4882a593Smuzhiyun 			return rc;
288*4882a593Smuzhiyun 		irq_set_chip_and_handler(irq, &zpci_irq_chip,
289*4882a593Smuzhiyun 					 handle_percpu_irq);
290*4882a593Smuzhiyun 		msg.data = hwirq - bit;
291*4882a593Smuzhiyun 		if (irq_delivery == DIRECTED) {
292*4882a593Smuzhiyun 			if (msi->affinity)
293*4882a593Smuzhiyun 				cpu = cpumask_first(&msi->affinity->mask);
294*4882a593Smuzhiyun 			else
295*4882a593Smuzhiyun 				cpu = 0;
296*4882a593Smuzhiyun 			cpu_addr = smp_cpu_get_cpu_address(cpu);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 			msg.address_lo = zdev->msi_addr & 0xff0000ff;
299*4882a593Smuzhiyun 			msg.address_lo |= (cpu_addr << 8);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 			for_each_possible_cpu(cpu) {
302*4882a593Smuzhiyun 				airq_iv_set_data(zpci_ibv[cpu], hwirq, irq);
303*4882a593Smuzhiyun 			}
304*4882a593Smuzhiyun 		} else {
305*4882a593Smuzhiyun 			msg.address_lo = zdev->msi_addr & 0xffffffff;
306*4882a593Smuzhiyun 			airq_iv_set_data(zdev->aibv, hwirq, irq);
307*4882a593Smuzhiyun 		}
308*4882a593Smuzhiyun 		msg.address_hi = zdev->msi_addr >> 32;
309*4882a593Smuzhiyun 		pci_write_msi_msg(irq, &msg);
310*4882a593Smuzhiyun 		hwirq++;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	zdev->msi_first_bit = bit;
314*4882a593Smuzhiyun 	zdev->msi_nr_irqs = msi_vecs;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	if (irq_delivery == DIRECTED)
317*4882a593Smuzhiyun 		rc = zpci_set_directed_irq(zdev);
318*4882a593Smuzhiyun 	else
319*4882a593Smuzhiyun 		rc = zpci_set_airq(zdev);
320*4882a593Smuzhiyun 	if (rc)
321*4882a593Smuzhiyun 		return rc;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return (msi_vecs == nvec) ? 0 : msi_vecs;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
arch_teardown_msi_irqs(struct pci_dev * pdev)326*4882a593Smuzhiyun void arch_teardown_msi_irqs(struct pci_dev *pdev)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun 	struct zpci_dev *zdev = to_zpci(pdev);
329*4882a593Smuzhiyun 	struct msi_desc *msi;
330*4882a593Smuzhiyun 	int rc;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Disable interrupts */
333*4882a593Smuzhiyun 	if (irq_delivery == DIRECTED)
334*4882a593Smuzhiyun 		rc = zpci_clear_directed_irq(zdev);
335*4882a593Smuzhiyun 	else
336*4882a593Smuzhiyun 		rc = zpci_clear_airq(zdev);
337*4882a593Smuzhiyun 	if (rc)
338*4882a593Smuzhiyun 		return;
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/* Release MSI interrupts */
341*4882a593Smuzhiyun 	for_each_pci_msi_entry(msi, pdev) {
342*4882a593Smuzhiyun 		if (!msi->irq)
343*4882a593Smuzhiyun 			continue;
344*4882a593Smuzhiyun 		if (msi->msi_attrib.is_msix)
345*4882a593Smuzhiyun 			__pci_msix_desc_mask_irq(msi, 1);
346*4882a593Smuzhiyun 		else
347*4882a593Smuzhiyun 			__pci_msi_desc_mask_irq(msi, 1, 1);
348*4882a593Smuzhiyun 		irq_set_msi_desc(msi->irq, NULL);
349*4882a593Smuzhiyun 		irq_free_desc(msi->irq);
350*4882a593Smuzhiyun 		msi->msg.address_lo = 0;
351*4882a593Smuzhiyun 		msi->msg.address_hi = 0;
352*4882a593Smuzhiyun 		msi->msg.data = 0;
353*4882a593Smuzhiyun 		msi->irq = 0;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	if (zdev->aisb != -1UL) {
357*4882a593Smuzhiyun 		zpci_ibv[zdev->aisb] = NULL;
358*4882a593Smuzhiyun 		airq_iv_free_bit(zpci_sbv, zdev->aisb);
359*4882a593Smuzhiyun 		zdev->aisb = -1UL;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 	if (zdev->aibv) {
362*4882a593Smuzhiyun 		airq_iv_release(zdev->aibv);
363*4882a593Smuzhiyun 		zdev->aibv = NULL;
364*4882a593Smuzhiyun 	}
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	if ((irq_delivery == DIRECTED) && zdev->msi_first_bit != -1U)
367*4882a593Smuzhiyun 		airq_iv_free(zpci_ibv[0], zdev->msi_first_bit, zdev->msi_nr_irqs);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun static struct airq_struct zpci_airq = {
371*4882a593Smuzhiyun 	.handler = zpci_floating_irq_handler,
372*4882a593Smuzhiyun 	.isc = PCI_ISC,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun 
cpu_enable_directed_irq(void * unused)375*4882a593Smuzhiyun static void __init cpu_enable_directed_irq(void *unused)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun 	union zpci_sic_iib iib = {{0}};
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	iib.cdiib.dibv_addr = (u64) zpci_ibv[smp_processor_id()]->vector;
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	__zpci_set_irq_ctrl(SIC_IRQ_MODE_SET_CPU, 0, &iib);
382*4882a593Smuzhiyun 	zpci_set_irq_ctrl(SIC_IRQ_MODE_D_SINGLE, PCI_ISC);
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
zpci_directed_irq_init(void)385*4882a593Smuzhiyun static int __init zpci_directed_irq_init(void)
386*4882a593Smuzhiyun {
387*4882a593Smuzhiyun 	union zpci_sic_iib iib = {{0}};
388*4882a593Smuzhiyun 	unsigned int cpu;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	zpci_sbv = airq_iv_create(num_possible_cpus(), 0);
391*4882a593Smuzhiyun 	if (!zpci_sbv)
392*4882a593Smuzhiyun 		return -ENOMEM;
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	iib.diib.isc = PCI_ISC;
395*4882a593Smuzhiyun 	iib.diib.nr_cpus = num_possible_cpus();
396*4882a593Smuzhiyun 	iib.diib.disb_addr = (u64) zpci_sbv->vector;
397*4882a593Smuzhiyun 	__zpci_set_irq_ctrl(SIC_IRQ_MODE_DIRECT, 0, &iib);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	zpci_ibv = kcalloc(num_possible_cpus(), sizeof(*zpci_ibv),
400*4882a593Smuzhiyun 			   GFP_KERNEL);
401*4882a593Smuzhiyun 	if (!zpci_ibv)
402*4882a593Smuzhiyun 		return -ENOMEM;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	for_each_possible_cpu(cpu) {
405*4882a593Smuzhiyun 		/*
406*4882a593Smuzhiyun 		 * Per CPU IRQ vectors look the same but bit-allocation
407*4882a593Smuzhiyun 		 * is only done on the first vector.
408*4882a593Smuzhiyun 		 */
409*4882a593Smuzhiyun 		zpci_ibv[cpu] = airq_iv_create(cache_line_size() * BITS_PER_BYTE,
410*4882a593Smuzhiyun 					       AIRQ_IV_DATA |
411*4882a593Smuzhiyun 					       AIRQ_IV_CACHELINE |
412*4882a593Smuzhiyun 					       (!cpu ? AIRQ_IV_ALLOC : 0));
413*4882a593Smuzhiyun 		if (!zpci_ibv[cpu])
414*4882a593Smuzhiyun 			return -ENOMEM;
415*4882a593Smuzhiyun 	}
416*4882a593Smuzhiyun 	on_each_cpu(cpu_enable_directed_irq, NULL, 1);
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	zpci_irq_chip.irq_set_affinity = zpci_set_irq_affinity;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun 
zpci_floating_irq_init(void)423*4882a593Smuzhiyun static int __init zpci_floating_irq_init(void)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	zpci_ibv = kcalloc(ZPCI_NR_DEVICES, sizeof(*zpci_ibv), GFP_KERNEL);
426*4882a593Smuzhiyun 	if (!zpci_ibv)
427*4882a593Smuzhiyun 		return -ENOMEM;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	zpci_sbv = airq_iv_create(ZPCI_NR_DEVICES, AIRQ_IV_ALLOC);
430*4882a593Smuzhiyun 	if (!zpci_sbv)
431*4882a593Smuzhiyun 		goto out_free;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun out_free:
436*4882a593Smuzhiyun 	kfree(zpci_ibv);
437*4882a593Smuzhiyun 	return -ENOMEM;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun 
zpci_irq_init(void)440*4882a593Smuzhiyun int __init zpci_irq_init(void)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	int rc;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 	irq_delivery = sclp.has_dirq ? DIRECTED : FLOATING;
445*4882a593Smuzhiyun 	if (s390_pci_force_floating)
446*4882a593Smuzhiyun 		irq_delivery = FLOATING;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (irq_delivery == DIRECTED)
449*4882a593Smuzhiyun 		zpci_airq.handler = zpci_directed_irq_handler;
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun 	rc = register_adapter_interrupt(&zpci_airq);
452*4882a593Smuzhiyun 	if (rc)
453*4882a593Smuzhiyun 		goto out;
454*4882a593Smuzhiyun 	/* Set summary to 1 to be called every time for the ISC. */
455*4882a593Smuzhiyun 	*zpci_airq.lsi_ptr = 1;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	switch (irq_delivery) {
458*4882a593Smuzhiyun 	case FLOATING:
459*4882a593Smuzhiyun 		rc = zpci_floating_irq_init();
460*4882a593Smuzhiyun 		break;
461*4882a593Smuzhiyun 	case DIRECTED:
462*4882a593Smuzhiyun 		rc = zpci_directed_irq_init();
463*4882a593Smuzhiyun 		break;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (rc)
467*4882a593Smuzhiyun 		goto out_airq;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/*
470*4882a593Smuzhiyun 	 * Enable floating IRQs (with suppression after one IRQ). When using
471*4882a593Smuzhiyun 	 * directed IRQs this enables the fallback path.
472*4882a593Smuzhiyun 	 */
473*4882a593Smuzhiyun 	zpci_set_irq_ctrl(SIC_IRQ_MODE_SINGLE, PCI_ISC);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun out_airq:
477*4882a593Smuzhiyun 	unregister_adapter_interrupt(&zpci_airq);
478*4882a593Smuzhiyun out:
479*4882a593Smuzhiyun 	return rc;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun 
zpci_irq_exit(void)482*4882a593Smuzhiyun void __init zpci_irq_exit(void)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	unsigned int cpu;
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	if (irq_delivery == DIRECTED) {
487*4882a593Smuzhiyun 		for_each_possible_cpu(cpu) {
488*4882a593Smuzhiyun 			airq_iv_release(zpci_ibv[cpu]);
489*4882a593Smuzhiyun 		}
490*4882a593Smuzhiyun 	}
491*4882a593Smuzhiyun 	kfree(zpci_ibv);
492*4882a593Smuzhiyun 	if (zpci_sbv)
493*4882a593Smuzhiyun 		airq_iv_release(zpci_sbv);
494*4882a593Smuzhiyun 	unregister_adapter_interrupt(&zpci_airq);
495*4882a593Smuzhiyun }
496