1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun #ifndef _ASM_S390_PCI_CLP_H 3*4882a593Smuzhiyun #define _ASM_S390_PCI_CLP_H 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun #include <asm/clp.h> 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun /* 8*4882a593Smuzhiyun * Call Logical Processor - Command Codes 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #define CLP_SLPC 0x0001 11*4882a593Smuzhiyun #define CLP_LIST_PCI 0x0002 12*4882a593Smuzhiyun #define CLP_QUERY_PCI_FN 0x0003 13*4882a593Smuzhiyun #define CLP_QUERY_PCI_FNGRP 0x0004 14*4882a593Smuzhiyun #define CLP_SET_PCI_FN 0x0005 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun /* PCI function handle list entry */ 17*4882a593Smuzhiyun struct clp_fh_list_entry { 18*4882a593Smuzhiyun u16 device_id; 19*4882a593Smuzhiyun u16 vendor_id; 20*4882a593Smuzhiyun u32 config_state : 1; 21*4882a593Smuzhiyun u32 : 31; 22*4882a593Smuzhiyun u32 fid; /* PCI function id */ 23*4882a593Smuzhiyun u32 fh; /* PCI function handle */ 24*4882a593Smuzhiyun } __packed; 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_FH 0x0101 /* Invalid PCI fn handle */ 27*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_FHOP 0x0102 /* Fn handle not valid for op */ 28*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_DMAAS 0x0103 /* Invalid DMA addr space */ 29*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_RES 0x0104 /* Insufficient resources */ 30*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_ALRDY 0x0105 /* Fn already in requested state */ 31*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_ERR 0x0106 /* Fn in permanent error state */ 32*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_RECPND 0x0107 /* Error recovery pending */ 33*4882a593Smuzhiyun #define CLP_RC_SETPCIFN_BUSY 0x0108 /* Fn busy */ 34*4882a593Smuzhiyun #define CLP_RC_LISTPCI_BADRT 0x010a /* Resume token not recognized */ 35*4882a593Smuzhiyun #define CLP_RC_QUERYPCIFG_PFGID 0x010b /* Unrecognized PFGID */ 36*4882a593Smuzhiyun 37*4882a593Smuzhiyun /* request or response block header length */ 38*4882a593Smuzhiyun #define LIST_PCI_HDR_LEN 32 39*4882a593Smuzhiyun 40*4882a593Smuzhiyun /* Number of function handles fitting in response block */ 41*4882a593Smuzhiyun #define CLP_FH_LIST_NR_ENTRIES \ 42*4882a593Smuzhiyun ((CLP_BLK_SIZE - 2 * LIST_PCI_HDR_LEN) \ 43*4882a593Smuzhiyun / sizeof(struct clp_fh_list_entry)) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun #define CLP_SET_ENABLE_PCI_FN 0 /* Yes, 0 enables it */ 46*4882a593Smuzhiyun #define CLP_SET_DISABLE_PCI_FN 1 /* Yes, 1 disables it */ 47*4882a593Smuzhiyun #define CLP_SET_ENABLE_MIO 2 48*4882a593Smuzhiyun #define CLP_SET_DISABLE_MIO 3 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun #define CLP_UTIL_STR_LEN 64 51*4882a593Smuzhiyun #define CLP_PFIP_NR_SEGMENTS 4 52*4882a593Smuzhiyun 53*4882a593Smuzhiyun extern bool zpci_unique_uid; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun struct clp_rsp_slpc_pci { 56*4882a593Smuzhiyun struct clp_rsp_hdr hdr; 57*4882a593Smuzhiyun u32 reserved2[4]; 58*4882a593Smuzhiyun u32 lpif[8]; 59*4882a593Smuzhiyun u32 reserved3[4]; 60*4882a593Smuzhiyun u32 vwb : 1; 61*4882a593Smuzhiyun u32 : 1; 62*4882a593Smuzhiyun u32 mio_wb : 6; 63*4882a593Smuzhiyun u32 : 24; 64*4882a593Smuzhiyun u32 reserved5[3]; 65*4882a593Smuzhiyun u32 lpic[8]; 66*4882a593Smuzhiyun } __packed; 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* List PCI functions request */ 69*4882a593Smuzhiyun struct clp_req_list_pci { 70*4882a593Smuzhiyun struct clp_req_hdr hdr; 71*4882a593Smuzhiyun u64 resume_token; 72*4882a593Smuzhiyun u64 reserved2; 73*4882a593Smuzhiyun } __packed; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun /* List PCI functions response */ 76*4882a593Smuzhiyun struct clp_rsp_list_pci { 77*4882a593Smuzhiyun struct clp_rsp_hdr hdr; 78*4882a593Smuzhiyun u64 resume_token; 79*4882a593Smuzhiyun u32 reserved2; 80*4882a593Smuzhiyun u16 max_fn; 81*4882a593Smuzhiyun u8 : 7; 82*4882a593Smuzhiyun u8 uid_checking : 1; 83*4882a593Smuzhiyun u8 entry_size; 84*4882a593Smuzhiyun struct clp_fh_list_entry fh_list[CLP_FH_LIST_NR_ENTRIES]; 85*4882a593Smuzhiyun } __packed; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun struct mio_info { 88*4882a593Smuzhiyun u32 valid : 6; 89*4882a593Smuzhiyun u32 : 26; 90*4882a593Smuzhiyun u32 : 32; 91*4882a593Smuzhiyun struct { 92*4882a593Smuzhiyun u64 wb; 93*4882a593Smuzhiyun u64 wt; 94*4882a593Smuzhiyun } addr[PCI_STD_NUM_BARS]; 95*4882a593Smuzhiyun u32 reserved[6]; 96*4882a593Smuzhiyun } __packed; 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun /* Query PCI function request */ 99*4882a593Smuzhiyun struct clp_req_query_pci { 100*4882a593Smuzhiyun struct clp_req_hdr hdr; 101*4882a593Smuzhiyun u32 fh; /* function handle */ 102*4882a593Smuzhiyun u32 reserved2; 103*4882a593Smuzhiyun u64 reserved3; 104*4882a593Smuzhiyun } __packed; 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Query PCI function response */ 107*4882a593Smuzhiyun struct clp_rsp_query_pci { 108*4882a593Smuzhiyun struct clp_rsp_hdr hdr; 109*4882a593Smuzhiyun u16 vfn; /* virtual fn number */ 110*4882a593Smuzhiyun u16 : 3; 111*4882a593Smuzhiyun u16 rid_avail : 1; 112*4882a593Smuzhiyun u16 is_physfn : 1; 113*4882a593Smuzhiyun u16 reserved1 : 1; 114*4882a593Smuzhiyun u16 mio_addr_avail : 1; 115*4882a593Smuzhiyun u16 util_str_avail : 1; /* utility string available? */ 116*4882a593Smuzhiyun u16 pfgid : 8; /* pci function group id */ 117*4882a593Smuzhiyun u32 fid; /* pci function id */ 118*4882a593Smuzhiyun u8 bar_size[PCI_STD_NUM_BARS]; 119*4882a593Smuzhiyun u16 pchid; 120*4882a593Smuzhiyun __le32 bar[PCI_STD_NUM_BARS]; 121*4882a593Smuzhiyun u8 pfip[CLP_PFIP_NR_SEGMENTS]; /* pci function internal path */ 122*4882a593Smuzhiyun u16 : 12; 123*4882a593Smuzhiyun u16 port : 4; 124*4882a593Smuzhiyun u8 fmb_len; 125*4882a593Smuzhiyun u8 pft; /* pci function type */ 126*4882a593Smuzhiyun u64 sdma; /* start dma as */ 127*4882a593Smuzhiyun u64 edma; /* end dma as */ 128*4882a593Smuzhiyun #define ZPCI_RID_MASK_DEVFN 0x00ff 129*4882a593Smuzhiyun u16 rid; /* BUS/DEVFN PCI address */ 130*4882a593Smuzhiyun u16 reserved0; 131*4882a593Smuzhiyun u32 reserved[10]; 132*4882a593Smuzhiyun u32 uid; /* user defined id */ 133*4882a593Smuzhiyun u8 util_str[CLP_UTIL_STR_LEN]; /* utility string */ 134*4882a593Smuzhiyun u32 reserved2[16]; 135*4882a593Smuzhiyun struct mio_info mio; 136*4882a593Smuzhiyun } __packed; 137*4882a593Smuzhiyun 138*4882a593Smuzhiyun /* Query PCI function group request */ 139*4882a593Smuzhiyun struct clp_req_query_pci_grp { 140*4882a593Smuzhiyun struct clp_req_hdr hdr; 141*4882a593Smuzhiyun u32 reserved2 : 24; 142*4882a593Smuzhiyun u32 pfgid : 8; /* function group id */ 143*4882a593Smuzhiyun u32 reserved3; 144*4882a593Smuzhiyun u64 reserved4; 145*4882a593Smuzhiyun } __packed; 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /* Query PCI function group response */ 148*4882a593Smuzhiyun struct clp_rsp_query_pci_grp { 149*4882a593Smuzhiyun struct clp_rsp_hdr hdr; 150*4882a593Smuzhiyun u16 : 4; 151*4882a593Smuzhiyun u16 noi : 12; /* number of interrupts */ 152*4882a593Smuzhiyun u8 version; 153*4882a593Smuzhiyun u8 : 6; 154*4882a593Smuzhiyun u8 frame : 1; 155*4882a593Smuzhiyun u8 refresh : 1; /* TLB refresh mode */ 156*4882a593Smuzhiyun u16 reserved2; 157*4882a593Smuzhiyun u16 mui; 158*4882a593Smuzhiyun u16 : 16; 159*4882a593Smuzhiyun u16 maxfaal; 160*4882a593Smuzhiyun u16 : 4; 161*4882a593Smuzhiyun u16 dnoi : 12; 162*4882a593Smuzhiyun u16 maxcpu; 163*4882a593Smuzhiyun u64 dasm; /* dma address space mask */ 164*4882a593Smuzhiyun u64 msia; /* MSI address */ 165*4882a593Smuzhiyun u64 reserved4; 166*4882a593Smuzhiyun u64 reserved5; 167*4882a593Smuzhiyun } __packed; 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun /* Set PCI function request */ 170*4882a593Smuzhiyun struct clp_req_set_pci { 171*4882a593Smuzhiyun struct clp_req_hdr hdr; 172*4882a593Smuzhiyun u32 fh; /* function handle */ 173*4882a593Smuzhiyun u16 reserved2; 174*4882a593Smuzhiyun u8 oc; /* operation controls */ 175*4882a593Smuzhiyun u8 ndas; /* number of dma spaces */ 176*4882a593Smuzhiyun u64 reserved3; 177*4882a593Smuzhiyun } __packed; 178*4882a593Smuzhiyun 179*4882a593Smuzhiyun /* Set PCI function response */ 180*4882a593Smuzhiyun struct clp_rsp_set_pci { 181*4882a593Smuzhiyun struct clp_rsp_hdr hdr; 182*4882a593Smuzhiyun u32 fh; /* function handle */ 183*4882a593Smuzhiyun u32 reserved1; 184*4882a593Smuzhiyun u64 reserved2; 185*4882a593Smuzhiyun struct mio_info mio; 186*4882a593Smuzhiyun } __packed; 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun /* Combined request/response block structures used by clp insn */ 189*4882a593Smuzhiyun struct clp_req_rsp_slpc_pci { 190*4882a593Smuzhiyun struct clp_req_slpc request; 191*4882a593Smuzhiyun struct clp_rsp_slpc_pci response; 192*4882a593Smuzhiyun } __packed; 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun struct clp_req_rsp_list_pci { 195*4882a593Smuzhiyun struct clp_req_list_pci request; 196*4882a593Smuzhiyun struct clp_rsp_list_pci response; 197*4882a593Smuzhiyun } __packed; 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun struct clp_req_rsp_set_pci { 200*4882a593Smuzhiyun struct clp_req_set_pci request; 201*4882a593Smuzhiyun struct clp_rsp_set_pci response; 202*4882a593Smuzhiyun } __packed; 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun struct clp_req_rsp_query_pci { 205*4882a593Smuzhiyun struct clp_req_query_pci request; 206*4882a593Smuzhiyun struct clp_rsp_query_pci response; 207*4882a593Smuzhiyun } __packed; 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun struct clp_req_rsp_query_pci_grp { 210*4882a593Smuzhiyun struct clp_req_query_pci_grp request; 211*4882a593Smuzhiyun struct clp_rsp_query_pci_grp response; 212*4882a593Smuzhiyun } __packed; 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #endif 215