1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * definition for kernel virtual machines on s390
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright IBM Corp. 2008, 2018
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author(s): Carsten Otte <cotte@de.ibm.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #ifndef ASM_KVM_HOST_H
12*4882a593Smuzhiyun #define ASM_KVM_HOST_H
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/hrtimer.h>
16*4882a593Smuzhiyun #include <linux/interrupt.h>
17*4882a593Smuzhiyun #include <linux/kvm_types.h>
18*4882a593Smuzhiyun #include <linux/kvm_host.h>
19*4882a593Smuzhiyun #include <linux/kvm.h>
20*4882a593Smuzhiyun #include <linux/seqlock.h>
21*4882a593Smuzhiyun #include <linux/module.h>
22*4882a593Smuzhiyun #include <asm/debug.h>
23*4882a593Smuzhiyun #include <asm/cpu.h>
24*4882a593Smuzhiyun #include <asm/fpu/api.h>
25*4882a593Smuzhiyun #include <asm/isc.h>
26*4882a593Smuzhiyun #include <asm/guarded_storage.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define KVM_S390_BSCA_CPU_SLOTS 64
29*4882a593Smuzhiyun #define KVM_S390_ESCA_CPU_SLOTS 248
30*4882a593Smuzhiyun #define KVM_MAX_VCPUS 255
31*4882a593Smuzhiyun #define KVM_USER_MEM_SLOTS 32
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun * These seem to be used for allocating ->chip in the routing table, which we
35*4882a593Smuzhiyun * don't use. 1 is as small as we can get to reduce the needed memory. If we
36*4882a593Smuzhiyun * need to look at ->chip later on, we'll need to revisit this.
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun #define KVM_NR_IRQCHIPS 1
39*4882a593Smuzhiyun #define KVM_IRQCHIP_NUM_PINS 1
40*4882a593Smuzhiyun #define KVM_HALT_POLL_NS_DEFAULT 50000
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* s390-specific vcpu->requests bit members */
43*4882a593Smuzhiyun #define KVM_REQ_ENABLE_IBS KVM_ARCH_REQ(0)
44*4882a593Smuzhiyun #define KVM_REQ_DISABLE_IBS KVM_ARCH_REQ(1)
45*4882a593Smuzhiyun #define KVM_REQ_ICPT_OPEREXC KVM_ARCH_REQ(2)
46*4882a593Smuzhiyun #define KVM_REQ_START_MIGRATION KVM_ARCH_REQ(3)
47*4882a593Smuzhiyun #define KVM_REQ_STOP_MIGRATION KVM_ARCH_REQ(4)
48*4882a593Smuzhiyun #define KVM_REQ_VSIE_RESTART KVM_ARCH_REQ(5)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun #define SIGP_CTRL_C 0x80
51*4882a593Smuzhiyun #define SIGP_CTRL_SCN_MASK 0x3f
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun union bsca_sigp_ctrl {
54*4882a593Smuzhiyun __u8 value;
55*4882a593Smuzhiyun struct {
56*4882a593Smuzhiyun __u8 c : 1;
57*4882a593Smuzhiyun __u8 r : 1;
58*4882a593Smuzhiyun __u8 scn : 6;
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun union esca_sigp_ctrl {
63*4882a593Smuzhiyun __u16 value;
64*4882a593Smuzhiyun struct {
65*4882a593Smuzhiyun __u8 c : 1;
66*4882a593Smuzhiyun __u8 reserved: 7;
67*4882a593Smuzhiyun __u8 scn;
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun };
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun struct esca_entry {
72*4882a593Smuzhiyun union esca_sigp_ctrl sigp_ctrl;
73*4882a593Smuzhiyun __u16 reserved1[3];
74*4882a593Smuzhiyun __u64 sda;
75*4882a593Smuzhiyun __u64 reserved2[6];
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun struct bsca_entry {
79*4882a593Smuzhiyun __u8 reserved0;
80*4882a593Smuzhiyun union bsca_sigp_ctrl sigp_ctrl;
81*4882a593Smuzhiyun __u16 reserved[3];
82*4882a593Smuzhiyun __u64 sda;
83*4882a593Smuzhiyun __u64 reserved2[2];
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun union ipte_control {
87*4882a593Smuzhiyun unsigned long val;
88*4882a593Smuzhiyun struct {
89*4882a593Smuzhiyun unsigned long k : 1;
90*4882a593Smuzhiyun unsigned long kh : 31;
91*4882a593Smuzhiyun unsigned long kg : 32;
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun struct bsca_block {
96*4882a593Smuzhiyun union ipte_control ipte_control;
97*4882a593Smuzhiyun __u64 reserved[5];
98*4882a593Smuzhiyun __u64 mcn;
99*4882a593Smuzhiyun __u64 reserved2;
100*4882a593Smuzhiyun struct bsca_entry cpu[KVM_S390_BSCA_CPU_SLOTS];
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun struct esca_block {
104*4882a593Smuzhiyun union ipte_control ipte_control;
105*4882a593Smuzhiyun __u64 reserved1[7];
106*4882a593Smuzhiyun __u64 mcn[4];
107*4882a593Smuzhiyun __u64 reserved2[20];
108*4882a593Smuzhiyun struct esca_entry cpu[KVM_S390_ESCA_CPU_SLOTS];
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * This struct is used to store some machine check info from lowcore
113*4882a593Smuzhiyun * for machine checks that happen while the guest is running.
114*4882a593Smuzhiyun * This info in host's lowcore might be overwritten by a second machine
115*4882a593Smuzhiyun * check from host when host is in the machine check's high-level handling.
116*4882a593Smuzhiyun * The size is 24 bytes.
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun struct mcck_volatile_info {
119*4882a593Smuzhiyun __u64 mcic;
120*4882a593Smuzhiyun __u64 failing_storage_address;
121*4882a593Smuzhiyun __u32 ext_damage_code;
122*4882a593Smuzhiyun __u32 reserved;
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define CR0_INITIAL_MASK (CR0_UNUSED_56 | CR0_INTERRUPT_KEY_SUBMASK | \
126*4882a593Smuzhiyun CR0_MEASUREMENT_ALERT_SUBMASK)
127*4882a593Smuzhiyun #define CR14_INITIAL_MASK (CR14_UNUSED_32 | CR14_UNUSED_33 | \
128*4882a593Smuzhiyun CR14_EXTERNAL_DAMAGE_SUBMASK)
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun #define SIDAD_SIZE_MASK 0xff
131*4882a593Smuzhiyun #define sida_origin(sie_block) \
132*4882a593Smuzhiyun ((sie_block)->sidad & PAGE_MASK)
133*4882a593Smuzhiyun #define sida_size(sie_block) \
134*4882a593Smuzhiyun ((((sie_block)->sidad & SIDAD_SIZE_MASK) + 1) * PAGE_SIZE)
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun #define CPUSTAT_STOPPED 0x80000000
137*4882a593Smuzhiyun #define CPUSTAT_WAIT 0x10000000
138*4882a593Smuzhiyun #define CPUSTAT_ECALL_PEND 0x08000000
139*4882a593Smuzhiyun #define CPUSTAT_STOP_INT 0x04000000
140*4882a593Smuzhiyun #define CPUSTAT_IO_INT 0x02000000
141*4882a593Smuzhiyun #define CPUSTAT_EXT_INT 0x01000000
142*4882a593Smuzhiyun #define CPUSTAT_RUNNING 0x00800000
143*4882a593Smuzhiyun #define CPUSTAT_RETAINED 0x00400000
144*4882a593Smuzhiyun #define CPUSTAT_TIMING_SUB 0x00020000
145*4882a593Smuzhiyun #define CPUSTAT_SIE_SUB 0x00010000
146*4882a593Smuzhiyun #define CPUSTAT_RRF 0x00008000
147*4882a593Smuzhiyun #define CPUSTAT_SLSV 0x00004000
148*4882a593Smuzhiyun #define CPUSTAT_SLSR 0x00002000
149*4882a593Smuzhiyun #define CPUSTAT_ZARCH 0x00000800
150*4882a593Smuzhiyun #define CPUSTAT_MCDS 0x00000100
151*4882a593Smuzhiyun #define CPUSTAT_KSS 0x00000200
152*4882a593Smuzhiyun #define CPUSTAT_SM 0x00000080
153*4882a593Smuzhiyun #define CPUSTAT_IBS 0x00000040
154*4882a593Smuzhiyun #define CPUSTAT_GED2 0x00000010
155*4882a593Smuzhiyun #define CPUSTAT_G 0x00000008
156*4882a593Smuzhiyun #define CPUSTAT_GED 0x00000004
157*4882a593Smuzhiyun #define CPUSTAT_J 0x00000002
158*4882a593Smuzhiyun #define CPUSTAT_P 0x00000001
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun struct kvm_s390_sie_block {
161*4882a593Smuzhiyun atomic_t cpuflags; /* 0x0000 */
162*4882a593Smuzhiyun __u32 : 1; /* 0x0004 */
163*4882a593Smuzhiyun __u32 prefix : 18;
164*4882a593Smuzhiyun __u32 : 1;
165*4882a593Smuzhiyun __u32 ibc : 12;
166*4882a593Smuzhiyun __u8 reserved08[4]; /* 0x0008 */
167*4882a593Smuzhiyun #define PROG_IN_SIE (1<<0)
168*4882a593Smuzhiyun __u32 prog0c; /* 0x000c */
169*4882a593Smuzhiyun union {
170*4882a593Smuzhiyun __u8 reserved10[16]; /* 0x0010 */
171*4882a593Smuzhiyun struct {
172*4882a593Smuzhiyun __u64 pv_handle_cpu;
173*4882a593Smuzhiyun __u64 pv_handle_config;
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun #define PROG_BLOCK_SIE (1<<0)
177*4882a593Smuzhiyun #define PROG_REQUEST (1<<1)
178*4882a593Smuzhiyun atomic_t prog20; /* 0x0020 */
179*4882a593Smuzhiyun __u8 reserved24[4]; /* 0x0024 */
180*4882a593Smuzhiyun __u64 cputm; /* 0x0028 */
181*4882a593Smuzhiyun __u64 ckc; /* 0x0030 */
182*4882a593Smuzhiyun __u64 epoch; /* 0x0038 */
183*4882a593Smuzhiyun __u32 svcc; /* 0x0040 */
184*4882a593Smuzhiyun #define LCTL_CR0 0x8000
185*4882a593Smuzhiyun #define LCTL_CR6 0x0200
186*4882a593Smuzhiyun #define LCTL_CR9 0x0040
187*4882a593Smuzhiyun #define LCTL_CR10 0x0020
188*4882a593Smuzhiyun #define LCTL_CR11 0x0010
189*4882a593Smuzhiyun #define LCTL_CR14 0x0002
190*4882a593Smuzhiyun __u16 lctl; /* 0x0044 */
191*4882a593Smuzhiyun __s16 icpua; /* 0x0046 */
192*4882a593Smuzhiyun #define ICTL_OPEREXC 0x80000000
193*4882a593Smuzhiyun #define ICTL_PINT 0x20000000
194*4882a593Smuzhiyun #define ICTL_LPSW 0x00400000
195*4882a593Smuzhiyun #define ICTL_STCTL 0x00040000
196*4882a593Smuzhiyun #define ICTL_ISKE 0x00004000
197*4882a593Smuzhiyun #define ICTL_SSKE 0x00002000
198*4882a593Smuzhiyun #define ICTL_RRBE 0x00001000
199*4882a593Smuzhiyun #define ICTL_TPROT 0x00000200
200*4882a593Smuzhiyun __u32 ictl; /* 0x0048 */
201*4882a593Smuzhiyun #define ECA_CEI 0x80000000
202*4882a593Smuzhiyun #define ECA_IB 0x40000000
203*4882a593Smuzhiyun #define ECA_SIGPI 0x10000000
204*4882a593Smuzhiyun #define ECA_MVPGI 0x01000000
205*4882a593Smuzhiyun #define ECA_AIV 0x00200000
206*4882a593Smuzhiyun #define ECA_VX 0x00020000
207*4882a593Smuzhiyun #define ECA_PROTEXCI 0x00002000
208*4882a593Smuzhiyun #define ECA_APIE 0x00000008
209*4882a593Smuzhiyun #define ECA_SII 0x00000001
210*4882a593Smuzhiyun __u32 eca; /* 0x004c */
211*4882a593Smuzhiyun #define ICPT_INST 0x04
212*4882a593Smuzhiyun #define ICPT_PROGI 0x08
213*4882a593Smuzhiyun #define ICPT_INSTPROGI 0x0C
214*4882a593Smuzhiyun #define ICPT_EXTREQ 0x10
215*4882a593Smuzhiyun #define ICPT_EXTINT 0x14
216*4882a593Smuzhiyun #define ICPT_IOREQ 0x18
217*4882a593Smuzhiyun #define ICPT_WAIT 0x1c
218*4882a593Smuzhiyun #define ICPT_VALIDITY 0x20
219*4882a593Smuzhiyun #define ICPT_STOP 0x28
220*4882a593Smuzhiyun #define ICPT_OPEREXC 0x2C
221*4882a593Smuzhiyun #define ICPT_PARTEXEC 0x38
222*4882a593Smuzhiyun #define ICPT_IOINST 0x40
223*4882a593Smuzhiyun #define ICPT_KSS 0x5c
224*4882a593Smuzhiyun #define ICPT_MCHKREQ 0x60
225*4882a593Smuzhiyun #define ICPT_INT_ENABLE 0x64
226*4882a593Smuzhiyun #define ICPT_PV_INSTR 0x68
227*4882a593Smuzhiyun #define ICPT_PV_NOTIFY 0x6c
228*4882a593Smuzhiyun #define ICPT_PV_PREF 0x70
229*4882a593Smuzhiyun __u8 icptcode; /* 0x0050 */
230*4882a593Smuzhiyun __u8 icptstatus; /* 0x0051 */
231*4882a593Smuzhiyun __u16 ihcpu; /* 0x0052 */
232*4882a593Smuzhiyun __u8 reserved54; /* 0x0054 */
233*4882a593Smuzhiyun #define IICTL_CODE_NONE 0x00
234*4882a593Smuzhiyun #define IICTL_CODE_MCHK 0x01
235*4882a593Smuzhiyun #define IICTL_CODE_EXT 0x02
236*4882a593Smuzhiyun #define IICTL_CODE_IO 0x03
237*4882a593Smuzhiyun #define IICTL_CODE_RESTART 0x04
238*4882a593Smuzhiyun #define IICTL_CODE_SPECIFICATION 0x10
239*4882a593Smuzhiyun #define IICTL_CODE_OPERAND 0x11
240*4882a593Smuzhiyun __u8 iictl; /* 0x0055 */
241*4882a593Smuzhiyun __u16 ipa; /* 0x0056 */
242*4882a593Smuzhiyun __u32 ipb; /* 0x0058 */
243*4882a593Smuzhiyun __u32 scaoh; /* 0x005c */
244*4882a593Smuzhiyun #define FPF_BPBC 0x20
245*4882a593Smuzhiyun __u8 fpf; /* 0x0060 */
246*4882a593Smuzhiyun #define ECB_GS 0x40
247*4882a593Smuzhiyun #define ECB_TE 0x10
248*4882a593Smuzhiyun #define ECB_SRSI 0x04
249*4882a593Smuzhiyun #define ECB_HOSTPROTINT 0x02
250*4882a593Smuzhiyun __u8 ecb; /* 0x0061 */
251*4882a593Smuzhiyun #define ECB2_CMMA 0x80
252*4882a593Smuzhiyun #define ECB2_IEP 0x20
253*4882a593Smuzhiyun #define ECB2_PFMFI 0x08
254*4882a593Smuzhiyun #define ECB2_ESCA 0x04
255*4882a593Smuzhiyun __u8 ecb2; /* 0x0062 */
256*4882a593Smuzhiyun #define ECB3_DEA 0x08
257*4882a593Smuzhiyun #define ECB3_AES 0x04
258*4882a593Smuzhiyun #define ECB3_RI 0x01
259*4882a593Smuzhiyun __u8 ecb3; /* 0x0063 */
260*4882a593Smuzhiyun __u32 scaol; /* 0x0064 */
261*4882a593Smuzhiyun __u8 sdf; /* 0x0068 */
262*4882a593Smuzhiyun __u8 epdx; /* 0x0069 */
263*4882a593Smuzhiyun __u8 cpnc; /* 0x006a */
264*4882a593Smuzhiyun __u8 reserved6b; /* 0x006b */
265*4882a593Smuzhiyun __u32 todpr; /* 0x006c */
266*4882a593Smuzhiyun #define GISA_FORMAT1 0x00000001
267*4882a593Smuzhiyun __u32 gd; /* 0x0070 */
268*4882a593Smuzhiyun __u8 reserved74[12]; /* 0x0074 */
269*4882a593Smuzhiyun __u64 mso; /* 0x0080 */
270*4882a593Smuzhiyun __u64 msl; /* 0x0088 */
271*4882a593Smuzhiyun psw_t gpsw; /* 0x0090 */
272*4882a593Smuzhiyun __u64 gg14; /* 0x00a0 */
273*4882a593Smuzhiyun __u64 gg15; /* 0x00a8 */
274*4882a593Smuzhiyun __u8 reservedb0[8]; /* 0x00b0 */
275*4882a593Smuzhiyun #define HPID_KVM 0x4
276*4882a593Smuzhiyun #define HPID_VSIE 0x5
277*4882a593Smuzhiyun __u8 hpid; /* 0x00b8 */
278*4882a593Smuzhiyun __u8 reservedb9[7]; /* 0x00b9 */
279*4882a593Smuzhiyun union {
280*4882a593Smuzhiyun struct {
281*4882a593Smuzhiyun __u32 eiparams; /* 0x00c0 */
282*4882a593Smuzhiyun __u16 extcpuaddr; /* 0x00c4 */
283*4882a593Smuzhiyun __u16 eic; /* 0x00c6 */
284*4882a593Smuzhiyun };
285*4882a593Smuzhiyun __u64 mcic; /* 0x00c0 */
286*4882a593Smuzhiyun } __packed;
287*4882a593Smuzhiyun __u32 reservedc8; /* 0x00c8 */
288*4882a593Smuzhiyun union {
289*4882a593Smuzhiyun struct {
290*4882a593Smuzhiyun __u16 pgmilc; /* 0x00cc */
291*4882a593Smuzhiyun __u16 iprcc; /* 0x00ce */
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun __u32 edc; /* 0x00cc */
294*4882a593Smuzhiyun } __packed;
295*4882a593Smuzhiyun union {
296*4882a593Smuzhiyun struct {
297*4882a593Smuzhiyun __u32 dxc; /* 0x00d0 */
298*4882a593Smuzhiyun __u16 mcn; /* 0x00d4 */
299*4882a593Smuzhiyun __u8 perc; /* 0x00d6 */
300*4882a593Smuzhiyun __u8 peratmid; /* 0x00d7 */
301*4882a593Smuzhiyun };
302*4882a593Smuzhiyun __u64 faddr; /* 0x00d0 */
303*4882a593Smuzhiyun } __packed;
304*4882a593Smuzhiyun __u64 peraddr; /* 0x00d8 */
305*4882a593Smuzhiyun __u8 eai; /* 0x00e0 */
306*4882a593Smuzhiyun __u8 peraid; /* 0x00e1 */
307*4882a593Smuzhiyun __u8 oai; /* 0x00e2 */
308*4882a593Smuzhiyun __u8 armid; /* 0x00e3 */
309*4882a593Smuzhiyun __u8 reservede4[4]; /* 0x00e4 */
310*4882a593Smuzhiyun union {
311*4882a593Smuzhiyun __u64 tecmc; /* 0x00e8 */
312*4882a593Smuzhiyun struct {
313*4882a593Smuzhiyun __u16 subchannel_id; /* 0x00e8 */
314*4882a593Smuzhiyun __u16 subchannel_nr; /* 0x00ea */
315*4882a593Smuzhiyun __u32 io_int_parm; /* 0x00ec */
316*4882a593Smuzhiyun __u32 io_int_word; /* 0x00f0 */
317*4882a593Smuzhiyun };
318*4882a593Smuzhiyun } __packed;
319*4882a593Smuzhiyun __u8 reservedf4[8]; /* 0x00f4 */
320*4882a593Smuzhiyun #define CRYCB_FORMAT_MASK 0x00000003
321*4882a593Smuzhiyun #define CRYCB_FORMAT0 0x00000000
322*4882a593Smuzhiyun #define CRYCB_FORMAT1 0x00000001
323*4882a593Smuzhiyun #define CRYCB_FORMAT2 0x00000003
324*4882a593Smuzhiyun __u32 crycbd; /* 0x00fc */
325*4882a593Smuzhiyun __u64 gcr[16]; /* 0x0100 */
326*4882a593Smuzhiyun union {
327*4882a593Smuzhiyun __u64 gbea; /* 0x0180 */
328*4882a593Smuzhiyun __u64 sidad;
329*4882a593Smuzhiyun };
330*4882a593Smuzhiyun __u8 reserved188[8]; /* 0x0188 */
331*4882a593Smuzhiyun __u64 sdnxo; /* 0x0190 */
332*4882a593Smuzhiyun __u8 reserved198[8]; /* 0x0198 */
333*4882a593Smuzhiyun __u32 fac; /* 0x01a0 */
334*4882a593Smuzhiyun __u8 reserved1a4[20]; /* 0x01a4 */
335*4882a593Smuzhiyun __u64 cbrlo; /* 0x01b8 */
336*4882a593Smuzhiyun __u8 reserved1c0[8]; /* 0x01c0 */
337*4882a593Smuzhiyun #define ECD_HOSTREGMGMT 0x20000000
338*4882a593Smuzhiyun #define ECD_MEF 0x08000000
339*4882a593Smuzhiyun #define ECD_ETOKENF 0x02000000
340*4882a593Smuzhiyun #define ECD_ECC 0x00200000
341*4882a593Smuzhiyun __u32 ecd; /* 0x01c8 */
342*4882a593Smuzhiyun __u8 reserved1cc[18]; /* 0x01cc */
343*4882a593Smuzhiyun __u64 pp; /* 0x01de */
344*4882a593Smuzhiyun __u8 reserved1e6[2]; /* 0x01e6 */
345*4882a593Smuzhiyun __u64 itdba; /* 0x01e8 */
346*4882a593Smuzhiyun __u64 riccbd; /* 0x01f0 */
347*4882a593Smuzhiyun __u64 gvrd; /* 0x01f8 */
348*4882a593Smuzhiyun } __packed __aligned(512);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun struct kvm_s390_itdb {
351*4882a593Smuzhiyun __u8 data[256];
352*4882a593Smuzhiyun };
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun struct sie_page {
355*4882a593Smuzhiyun struct kvm_s390_sie_block sie_block;
356*4882a593Smuzhiyun struct mcck_volatile_info mcck_info; /* 0x0200 */
357*4882a593Smuzhiyun __u8 reserved218[360]; /* 0x0218 */
358*4882a593Smuzhiyun __u64 pv_grregs[16]; /* 0x0380 */
359*4882a593Smuzhiyun __u8 reserved400[512]; /* 0x0400 */
360*4882a593Smuzhiyun struct kvm_s390_itdb itdb; /* 0x0600 */
361*4882a593Smuzhiyun __u8 reserved700[2304]; /* 0x0700 */
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun struct kvm_vcpu_stat {
365*4882a593Smuzhiyun u64 exit_userspace;
366*4882a593Smuzhiyun u64 exit_null;
367*4882a593Smuzhiyun u64 exit_external_request;
368*4882a593Smuzhiyun u64 exit_io_request;
369*4882a593Smuzhiyun u64 exit_external_interrupt;
370*4882a593Smuzhiyun u64 exit_stop_request;
371*4882a593Smuzhiyun u64 exit_validity;
372*4882a593Smuzhiyun u64 exit_instruction;
373*4882a593Smuzhiyun u64 exit_pei;
374*4882a593Smuzhiyun u64 halt_successful_poll;
375*4882a593Smuzhiyun u64 halt_attempted_poll;
376*4882a593Smuzhiyun u64 halt_poll_invalid;
377*4882a593Smuzhiyun u64 halt_no_poll_steal;
378*4882a593Smuzhiyun u64 halt_wakeup;
379*4882a593Smuzhiyun u64 halt_poll_success_ns;
380*4882a593Smuzhiyun u64 halt_poll_fail_ns;
381*4882a593Smuzhiyun u64 instruction_lctl;
382*4882a593Smuzhiyun u64 instruction_lctlg;
383*4882a593Smuzhiyun u64 instruction_stctl;
384*4882a593Smuzhiyun u64 instruction_stctg;
385*4882a593Smuzhiyun u64 exit_program_interruption;
386*4882a593Smuzhiyun u64 exit_instr_and_program;
387*4882a593Smuzhiyun u64 exit_operation_exception;
388*4882a593Smuzhiyun u64 deliver_ckc;
389*4882a593Smuzhiyun u64 deliver_cputm;
390*4882a593Smuzhiyun u64 deliver_external_call;
391*4882a593Smuzhiyun u64 deliver_emergency_signal;
392*4882a593Smuzhiyun u64 deliver_service_signal;
393*4882a593Smuzhiyun u64 deliver_virtio;
394*4882a593Smuzhiyun u64 deliver_stop_signal;
395*4882a593Smuzhiyun u64 deliver_prefix_signal;
396*4882a593Smuzhiyun u64 deliver_restart_signal;
397*4882a593Smuzhiyun u64 deliver_program;
398*4882a593Smuzhiyun u64 deliver_io;
399*4882a593Smuzhiyun u64 deliver_machine_check;
400*4882a593Smuzhiyun u64 exit_wait_state;
401*4882a593Smuzhiyun u64 inject_ckc;
402*4882a593Smuzhiyun u64 inject_cputm;
403*4882a593Smuzhiyun u64 inject_external_call;
404*4882a593Smuzhiyun u64 inject_emergency_signal;
405*4882a593Smuzhiyun u64 inject_mchk;
406*4882a593Smuzhiyun u64 inject_pfault_init;
407*4882a593Smuzhiyun u64 inject_program;
408*4882a593Smuzhiyun u64 inject_restart;
409*4882a593Smuzhiyun u64 inject_set_prefix;
410*4882a593Smuzhiyun u64 inject_stop_signal;
411*4882a593Smuzhiyun u64 instruction_epsw;
412*4882a593Smuzhiyun u64 instruction_gs;
413*4882a593Smuzhiyun u64 instruction_io_other;
414*4882a593Smuzhiyun u64 instruction_lpsw;
415*4882a593Smuzhiyun u64 instruction_lpswe;
416*4882a593Smuzhiyun u64 instruction_pfmf;
417*4882a593Smuzhiyun u64 instruction_ptff;
418*4882a593Smuzhiyun u64 instruction_sck;
419*4882a593Smuzhiyun u64 instruction_sckpf;
420*4882a593Smuzhiyun u64 instruction_stidp;
421*4882a593Smuzhiyun u64 instruction_spx;
422*4882a593Smuzhiyun u64 instruction_stpx;
423*4882a593Smuzhiyun u64 instruction_stap;
424*4882a593Smuzhiyun u64 instruction_iske;
425*4882a593Smuzhiyun u64 instruction_ri;
426*4882a593Smuzhiyun u64 instruction_rrbe;
427*4882a593Smuzhiyun u64 instruction_sske;
428*4882a593Smuzhiyun u64 instruction_ipte_interlock;
429*4882a593Smuzhiyun u64 instruction_stsi;
430*4882a593Smuzhiyun u64 instruction_stfl;
431*4882a593Smuzhiyun u64 instruction_tb;
432*4882a593Smuzhiyun u64 instruction_tpi;
433*4882a593Smuzhiyun u64 instruction_tprot;
434*4882a593Smuzhiyun u64 instruction_tsch;
435*4882a593Smuzhiyun u64 instruction_sie;
436*4882a593Smuzhiyun u64 instruction_essa;
437*4882a593Smuzhiyun u64 instruction_sthyi;
438*4882a593Smuzhiyun u64 instruction_sigp_sense;
439*4882a593Smuzhiyun u64 instruction_sigp_sense_running;
440*4882a593Smuzhiyun u64 instruction_sigp_external_call;
441*4882a593Smuzhiyun u64 instruction_sigp_emergency;
442*4882a593Smuzhiyun u64 instruction_sigp_cond_emergency;
443*4882a593Smuzhiyun u64 instruction_sigp_start;
444*4882a593Smuzhiyun u64 instruction_sigp_stop;
445*4882a593Smuzhiyun u64 instruction_sigp_stop_store_status;
446*4882a593Smuzhiyun u64 instruction_sigp_store_status;
447*4882a593Smuzhiyun u64 instruction_sigp_store_adtl_status;
448*4882a593Smuzhiyun u64 instruction_sigp_arch;
449*4882a593Smuzhiyun u64 instruction_sigp_prefix;
450*4882a593Smuzhiyun u64 instruction_sigp_restart;
451*4882a593Smuzhiyun u64 instruction_sigp_init_cpu_reset;
452*4882a593Smuzhiyun u64 instruction_sigp_cpu_reset;
453*4882a593Smuzhiyun u64 instruction_sigp_unknown;
454*4882a593Smuzhiyun u64 diagnose_10;
455*4882a593Smuzhiyun u64 diagnose_44;
456*4882a593Smuzhiyun u64 diagnose_9c;
457*4882a593Smuzhiyun u64 diagnose_9c_ignored;
458*4882a593Smuzhiyun u64 diagnose_258;
459*4882a593Smuzhiyun u64 diagnose_308;
460*4882a593Smuzhiyun u64 diagnose_500;
461*4882a593Smuzhiyun u64 diagnose_other;
462*4882a593Smuzhiyun };
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun #define PGM_OPERATION 0x01
465*4882a593Smuzhiyun #define PGM_PRIVILEGED_OP 0x02
466*4882a593Smuzhiyun #define PGM_EXECUTE 0x03
467*4882a593Smuzhiyun #define PGM_PROTECTION 0x04
468*4882a593Smuzhiyun #define PGM_ADDRESSING 0x05
469*4882a593Smuzhiyun #define PGM_SPECIFICATION 0x06
470*4882a593Smuzhiyun #define PGM_DATA 0x07
471*4882a593Smuzhiyun #define PGM_FIXED_POINT_OVERFLOW 0x08
472*4882a593Smuzhiyun #define PGM_FIXED_POINT_DIVIDE 0x09
473*4882a593Smuzhiyun #define PGM_DECIMAL_OVERFLOW 0x0a
474*4882a593Smuzhiyun #define PGM_DECIMAL_DIVIDE 0x0b
475*4882a593Smuzhiyun #define PGM_HFP_EXPONENT_OVERFLOW 0x0c
476*4882a593Smuzhiyun #define PGM_HFP_EXPONENT_UNDERFLOW 0x0d
477*4882a593Smuzhiyun #define PGM_HFP_SIGNIFICANCE 0x0e
478*4882a593Smuzhiyun #define PGM_HFP_DIVIDE 0x0f
479*4882a593Smuzhiyun #define PGM_SEGMENT_TRANSLATION 0x10
480*4882a593Smuzhiyun #define PGM_PAGE_TRANSLATION 0x11
481*4882a593Smuzhiyun #define PGM_TRANSLATION_SPEC 0x12
482*4882a593Smuzhiyun #define PGM_SPECIAL_OPERATION 0x13
483*4882a593Smuzhiyun #define PGM_OPERAND 0x15
484*4882a593Smuzhiyun #define PGM_TRACE_TABEL 0x16
485*4882a593Smuzhiyun #define PGM_VECTOR_PROCESSING 0x1b
486*4882a593Smuzhiyun #define PGM_SPACE_SWITCH 0x1c
487*4882a593Smuzhiyun #define PGM_HFP_SQUARE_ROOT 0x1d
488*4882a593Smuzhiyun #define PGM_PC_TRANSLATION_SPEC 0x1f
489*4882a593Smuzhiyun #define PGM_AFX_TRANSLATION 0x20
490*4882a593Smuzhiyun #define PGM_ASX_TRANSLATION 0x21
491*4882a593Smuzhiyun #define PGM_LX_TRANSLATION 0x22
492*4882a593Smuzhiyun #define PGM_EX_TRANSLATION 0x23
493*4882a593Smuzhiyun #define PGM_PRIMARY_AUTHORITY 0x24
494*4882a593Smuzhiyun #define PGM_SECONDARY_AUTHORITY 0x25
495*4882a593Smuzhiyun #define PGM_LFX_TRANSLATION 0x26
496*4882a593Smuzhiyun #define PGM_LSX_TRANSLATION 0x27
497*4882a593Smuzhiyun #define PGM_ALET_SPECIFICATION 0x28
498*4882a593Smuzhiyun #define PGM_ALEN_TRANSLATION 0x29
499*4882a593Smuzhiyun #define PGM_ALE_SEQUENCE 0x2a
500*4882a593Smuzhiyun #define PGM_ASTE_VALIDITY 0x2b
501*4882a593Smuzhiyun #define PGM_ASTE_SEQUENCE 0x2c
502*4882a593Smuzhiyun #define PGM_EXTENDED_AUTHORITY 0x2d
503*4882a593Smuzhiyun #define PGM_LSTE_SEQUENCE 0x2e
504*4882a593Smuzhiyun #define PGM_ASTE_INSTANCE 0x2f
505*4882a593Smuzhiyun #define PGM_STACK_FULL 0x30
506*4882a593Smuzhiyun #define PGM_STACK_EMPTY 0x31
507*4882a593Smuzhiyun #define PGM_STACK_SPECIFICATION 0x32
508*4882a593Smuzhiyun #define PGM_STACK_TYPE 0x33
509*4882a593Smuzhiyun #define PGM_STACK_OPERATION 0x34
510*4882a593Smuzhiyun #define PGM_ASCE_TYPE 0x38
511*4882a593Smuzhiyun #define PGM_REGION_FIRST_TRANS 0x39
512*4882a593Smuzhiyun #define PGM_REGION_SECOND_TRANS 0x3a
513*4882a593Smuzhiyun #define PGM_REGION_THIRD_TRANS 0x3b
514*4882a593Smuzhiyun #define PGM_MONITOR 0x40
515*4882a593Smuzhiyun #define PGM_PER 0x80
516*4882a593Smuzhiyun #define PGM_CRYPTO_OPERATION 0x119
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun /* irq types in ascend order of priorities */
519*4882a593Smuzhiyun enum irq_types {
520*4882a593Smuzhiyun IRQ_PEND_SET_PREFIX = 0,
521*4882a593Smuzhiyun IRQ_PEND_RESTART,
522*4882a593Smuzhiyun IRQ_PEND_SIGP_STOP,
523*4882a593Smuzhiyun IRQ_PEND_IO_ISC_7,
524*4882a593Smuzhiyun IRQ_PEND_IO_ISC_6,
525*4882a593Smuzhiyun IRQ_PEND_IO_ISC_5,
526*4882a593Smuzhiyun IRQ_PEND_IO_ISC_4,
527*4882a593Smuzhiyun IRQ_PEND_IO_ISC_3,
528*4882a593Smuzhiyun IRQ_PEND_IO_ISC_2,
529*4882a593Smuzhiyun IRQ_PEND_IO_ISC_1,
530*4882a593Smuzhiyun IRQ_PEND_IO_ISC_0,
531*4882a593Smuzhiyun IRQ_PEND_VIRTIO,
532*4882a593Smuzhiyun IRQ_PEND_PFAULT_DONE,
533*4882a593Smuzhiyun IRQ_PEND_PFAULT_INIT,
534*4882a593Smuzhiyun IRQ_PEND_EXT_HOST,
535*4882a593Smuzhiyun IRQ_PEND_EXT_SERVICE,
536*4882a593Smuzhiyun IRQ_PEND_EXT_SERVICE_EV,
537*4882a593Smuzhiyun IRQ_PEND_EXT_TIMING,
538*4882a593Smuzhiyun IRQ_PEND_EXT_CPU_TIMER,
539*4882a593Smuzhiyun IRQ_PEND_EXT_CLOCK_COMP,
540*4882a593Smuzhiyun IRQ_PEND_EXT_EXTERNAL,
541*4882a593Smuzhiyun IRQ_PEND_EXT_EMERGENCY,
542*4882a593Smuzhiyun IRQ_PEND_EXT_MALFUNC,
543*4882a593Smuzhiyun IRQ_PEND_EXT_IRQ_KEY,
544*4882a593Smuzhiyun IRQ_PEND_MCHK_REP,
545*4882a593Smuzhiyun IRQ_PEND_PROG,
546*4882a593Smuzhiyun IRQ_PEND_SVC,
547*4882a593Smuzhiyun IRQ_PEND_MCHK_EX,
548*4882a593Smuzhiyun IRQ_PEND_COUNT
549*4882a593Smuzhiyun };
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /* We have 2M for virtio device descriptor pages. Smallest amount of
552*4882a593Smuzhiyun * memory per page is 24 bytes (1 queue), so (2048*1024) / 24 = 87381
553*4882a593Smuzhiyun */
554*4882a593Smuzhiyun #define KVM_S390_MAX_VIRTIO_IRQS 87381
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /*
557*4882a593Smuzhiyun * Repressible (non-floating) machine check interrupts
558*4882a593Smuzhiyun * subclass bits in MCIC
559*4882a593Smuzhiyun */
560*4882a593Smuzhiyun #define MCHK_EXTD_BIT 58
561*4882a593Smuzhiyun #define MCHK_DEGR_BIT 56
562*4882a593Smuzhiyun #define MCHK_WARN_BIT 55
563*4882a593Smuzhiyun #define MCHK_REP_MASK ((1UL << MCHK_DEGR_BIT) | \
564*4882a593Smuzhiyun (1UL << MCHK_EXTD_BIT) | \
565*4882a593Smuzhiyun (1UL << MCHK_WARN_BIT))
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* Exigent machine check interrupts subclass bits in MCIC */
568*4882a593Smuzhiyun #define MCHK_SD_BIT 63
569*4882a593Smuzhiyun #define MCHK_PD_BIT 62
570*4882a593Smuzhiyun #define MCHK_EX_MASK ((1UL << MCHK_SD_BIT) | (1UL << MCHK_PD_BIT))
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun #define IRQ_PEND_EXT_MASK ((1UL << IRQ_PEND_EXT_IRQ_KEY) | \
573*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_CLOCK_COMP) | \
574*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_CPU_TIMER) | \
575*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_MALFUNC) | \
576*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_EMERGENCY) | \
577*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_EXTERNAL) | \
578*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_TIMING) | \
579*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_HOST) | \
580*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_SERVICE) | \
581*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_SERVICE_EV) | \
582*4882a593Smuzhiyun (1UL << IRQ_PEND_VIRTIO) | \
583*4882a593Smuzhiyun (1UL << IRQ_PEND_PFAULT_INIT) | \
584*4882a593Smuzhiyun (1UL << IRQ_PEND_PFAULT_DONE))
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun #define IRQ_PEND_IO_MASK ((1UL << IRQ_PEND_IO_ISC_0) | \
587*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_1) | \
588*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_2) | \
589*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_3) | \
590*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_4) | \
591*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_5) | \
592*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_6) | \
593*4882a593Smuzhiyun (1UL << IRQ_PEND_IO_ISC_7))
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun #define IRQ_PEND_MCHK_MASK ((1UL << IRQ_PEND_MCHK_REP) | \
596*4882a593Smuzhiyun (1UL << IRQ_PEND_MCHK_EX))
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun #define IRQ_PEND_EXT_II_MASK ((1UL << IRQ_PEND_EXT_CPU_TIMER) | \
599*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_CLOCK_COMP) | \
600*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_EMERGENCY) | \
601*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_EXTERNAL) | \
602*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_SERVICE) | \
603*4882a593Smuzhiyun (1UL << IRQ_PEND_EXT_SERVICE_EV))
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun struct kvm_s390_interrupt_info {
606*4882a593Smuzhiyun struct list_head list;
607*4882a593Smuzhiyun u64 type;
608*4882a593Smuzhiyun union {
609*4882a593Smuzhiyun struct kvm_s390_io_info io;
610*4882a593Smuzhiyun struct kvm_s390_ext_info ext;
611*4882a593Smuzhiyun struct kvm_s390_pgm_info pgm;
612*4882a593Smuzhiyun struct kvm_s390_emerg_info emerg;
613*4882a593Smuzhiyun struct kvm_s390_extcall_info extcall;
614*4882a593Smuzhiyun struct kvm_s390_prefix_info prefix;
615*4882a593Smuzhiyun struct kvm_s390_stop_info stop;
616*4882a593Smuzhiyun struct kvm_s390_mchk_info mchk;
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun };
619*4882a593Smuzhiyun
620*4882a593Smuzhiyun struct kvm_s390_irq_payload {
621*4882a593Smuzhiyun struct kvm_s390_io_info io;
622*4882a593Smuzhiyun struct kvm_s390_ext_info ext;
623*4882a593Smuzhiyun struct kvm_s390_pgm_info pgm;
624*4882a593Smuzhiyun struct kvm_s390_emerg_info emerg;
625*4882a593Smuzhiyun struct kvm_s390_extcall_info extcall;
626*4882a593Smuzhiyun struct kvm_s390_prefix_info prefix;
627*4882a593Smuzhiyun struct kvm_s390_stop_info stop;
628*4882a593Smuzhiyun struct kvm_s390_mchk_info mchk;
629*4882a593Smuzhiyun };
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun struct kvm_s390_local_interrupt {
632*4882a593Smuzhiyun spinlock_t lock;
633*4882a593Smuzhiyun DECLARE_BITMAP(sigp_emerg_pending, KVM_MAX_VCPUS);
634*4882a593Smuzhiyun struct kvm_s390_irq_payload irq;
635*4882a593Smuzhiyun unsigned long pending_irqs;
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_0 0
639*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_1 1
640*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_2 2
641*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_3 3
642*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_4 4
643*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_5 5
644*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_6 6
645*4882a593Smuzhiyun #define FIRQ_LIST_IO_ISC_7 7
646*4882a593Smuzhiyun #define FIRQ_LIST_PFAULT 8
647*4882a593Smuzhiyun #define FIRQ_LIST_VIRTIO 9
648*4882a593Smuzhiyun #define FIRQ_LIST_COUNT 10
649*4882a593Smuzhiyun #define FIRQ_CNTR_IO 0
650*4882a593Smuzhiyun #define FIRQ_CNTR_SERVICE 1
651*4882a593Smuzhiyun #define FIRQ_CNTR_VIRTIO 2
652*4882a593Smuzhiyun #define FIRQ_CNTR_PFAULT 3
653*4882a593Smuzhiyun #define FIRQ_MAX_COUNT 4
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /* mask the AIS mode for a given ISC */
656*4882a593Smuzhiyun #define AIS_MODE_MASK(isc) (0x80 >> isc)
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun #define KVM_S390_AIS_MODE_ALL 0
659*4882a593Smuzhiyun #define KVM_S390_AIS_MODE_SINGLE 1
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun struct kvm_s390_float_interrupt {
662*4882a593Smuzhiyun unsigned long pending_irqs;
663*4882a593Smuzhiyun unsigned long masked_irqs;
664*4882a593Smuzhiyun spinlock_t lock;
665*4882a593Smuzhiyun struct list_head lists[FIRQ_LIST_COUNT];
666*4882a593Smuzhiyun int counters[FIRQ_MAX_COUNT];
667*4882a593Smuzhiyun struct kvm_s390_mchk_info mchk;
668*4882a593Smuzhiyun struct kvm_s390_ext_info srv_signal;
669*4882a593Smuzhiyun int next_rr_cpu;
670*4882a593Smuzhiyun struct mutex ais_lock;
671*4882a593Smuzhiyun u8 simm;
672*4882a593Smuzhiyun u8 nimm;
673*4882a593Smuzhiyun };
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun struct kvm_hw_wp_info_arch {
676*4882a593Smuzhiyun unsigned long addr;
677*4882a593Smuzhiyun unsigned long phys_addr;
678*4882a593Smuzhiyun int len;
679*4882a593Smuzhiyun char *old_data;
680*4882a593Smuzhiyun };
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun struct kvm_hw_bp_info_arch {
683*4882a593Smuzhiyun unsigned long addr;
684*4882a593Smuzhiyun int len;
685*4882a593Smuzhiyun };
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /*
688*4882a593Smuzhiyun * Only the upper 16 bits of kvm_guest_debug->control are arch specific.
689*4882a593Smuzhiyun * Further KVM_GUESTDBG flags which an be used from userspace can be found in
690*4882a593Smuzhiyun * arch/s390/include/uapi/asm/kvm.h
691*4882a593Smuzhiyun */
692*4882a593Smuzhiyun #define KVM_GUESTDBG_EXIT_PENDING 0x10000000
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun #define guestdbg_enabled(vcpu) \
695*4882a593Smuzhiyun (vcpu->guest_debug & KVM_GUESTDBG_ENABLE)
696*4882a593Smuzhiyun #define guestdbg_sstep_enabled(vcpu) \
697*4882a593Smuzhiyun (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
698*4882a593Smuzhiyun #define guestdbg_hw_bp_enabled(vcpu) \
699*4882a593Smuzhiyun (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
700*4882a593Smuzhiyun #define guestdbg_exit_pending(vcpu) (guestdbg_enabled(vcpu) && \
701*4882a593Smuzhiyun (vcpu->guest_debug & KVM_GUESTDBG_EXIT_PENDING))
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun struct kvm_guestdbg_info_arch {
704*4882a593Smuzhiyun unsigned long cr0;
705*4882a593Smuzhiyun unsigned long cr9;
706*4882a593Smuzhiyun unsigned long cr10;
707*4882a593Smuzhiyun unsigned long cr11;
708*4882a593Smuzhiyun struct kvm_hw_bp_info_arch *hw_bp_info;
709*4882a593Smuzhiyun struct kvm_hw_wp_info_arch *hw_wp_info;
710*4882a593Smuzhiyun int nr_hw_bp;
711*4882a593Smuzhiyun int nr_hw_wp;
712*4882a593Smuzhiyun unsigned long last_bp;
713*4882a593Smuzhiyun };
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun struct kvm_s390_pv_vcpu {
716*4882a593Smuzhiyun u64 handle;
717*4882a593Smuzhiyun unsigned long stor_base;
718*4882a593Smuzhiyun };
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun struct kvm_vcpu_arch {
721*4882a593Smuzhiyun struct kvm_s390_sie_block *sie_block;
722*4882a593Smuzhiyun /* if vsie is active, currently executed shadow sie control block */
723*4882a593Smuzhiyun struct kvm_s390_sie_block *vsie_block;
724*4882a593Smuzhiyun unsigned int host_acrs[NUM_ACRS];
725*4882a593Smuzhiyun struct gs_cb *host_gscb;
726*4882a593Smuzhiyun struct fpu host_fpregs;
727*4882a593Smuzhiyun struct kvm_s390_local_interrupt local_int;
728*4882a593Smuzhiyun struct hrtimer ckc_timer;
729*4882a593Smuzhiyun struct kvm_s390_pgm_info pgm;
730*4882a593Smuzhiyun struct gmap *gmap;
731*4882a593Smuzhiyun /* backup location for the currently enabled gmap when scheduled out */
732*4882a593Smuzhiyun struct gmap *enabled_gmap;
733*4882a593Smuzhiyun struct kvm_guestdbg_info_arch guestdbg;
734*4882a593Smuzhiyun unsigned long pfault_token;
735*4882a593Smuzhiyun unsigned long pfault_select;
736*4882a593Smuzhiyun unsigned long pfault_compare;
737*4882a593Smuzhiyun bool cputm_enabled;
738*4882a593Smuzhiyun /*
739*4882a593Smuzhiyun * The seqcount protects updates to cputm_start and sie_block.cputm,
740*4882a593Smuzhiyun * this way we can have non-blocking reads with consistent values.
741*4882a593Smuzhiyun * Only the owning VCPU thread (vcpu->cpu) is allowed to change these
742*4882a593Smuzhiyun * values and to start/stop/enable/disable cpu timer accounting.
743*4882a593Smuzhiyun */
744*4882a593Smuzhiyun seqcount_t cputm_seqcount;
745*4882a593Smuzhiyun __u64 cputm_start;
746*4882a593Smuzhiyun bool gs_enabled;
747*4882a593Smuzhiyun bool skey_enabled;
748*4882a593Smuzhiyun struct kvm_s390_pv_vcpu pv;
749*4882a593Smuzhiyun union diag318_info diag318_info;
750*4882a593Smuzhiyun };
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun struct kvm_vm_stat {
753*4882a593Smuzhiyun u64 inject_io;
754*4882a593Smuzhiyun u64 inject_float_mchk;
755*4882a593Smuzhiyun u64 inject_pfault_done;
756*4882a593Smuzhiyun u64 inject_service_signal;
757*4882a593Smuzhiyun u64 inject_virtio;
758*4882a593Smuzhiyun u64 remote_tlb_flush;
759*4882a593Smuzhiyun };
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun struct kvm_arch_memory_slot {
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun struct s390_map_info {
765*4882a593Smuzhiyun struct list_head list;
766*4882a593Smuzhiyun __u64 guest_addr;
767*4882a593Smuzhiyun __u64 addr;
768*4882a593Smuzhiyun struct page *page;
769*4882a593Smuzhiyun };
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun struct s390_io_adapter {
772*4882a593Smuzhiyun unsigned int id;
773*4882a593Smuzhiyun int isc;
774*4882a593Smuzhiyun bool maskable;
775*4882a593Smuzhiyun bool masked;
776*4882a593Smuzhiyun bool swap;
777*4882a593Smuzhiyun bool suppressible;
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun #define MAX_S390_IO_ADAPTERS ((MAX_ISC + 1) * 8)
781*4882a593Smuzhiyun #define MAX_S390_ADAPTER_MAPS 256
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* maximum size of facilities and facility mask is 2k bytes */
784*4882a593Smuzhiyun #define S390_ARCH_FAC_LIST_SIZE_BYTE (1<<11)
785*4882a593Smuzhiyun #define S390_ARCH_FAC_LIST_SIZE_U64 \
786*4882a593Smuzhiyun (S390_ARCH_FAC_LIST_SIZE_BYTE / sizeof(u64))
787*4882a593Smuzhiyun #define S390_ARCH_FAC_MASK_SIZE_BYTE S390_ARCH_FAC_LIST_SIZE_BYTE
788*4882a593Smuzhiyun #define S390_ARCH_FAC_MASK_SIZE_U64 \
789*4882a593Smuzhiyun (S390_ARCH_FAC_MASK_SIZE_BYTE / sizeof(u64))
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun struct kvm_s390_cpu_model {
792*4882a593Smuzhiyun /* facility mask supported by kvm & hosting machine */
793*4882a593Smuzhiyun __u64 fac_mask[S390_ARCH_FAC_LIST_SIZE_U64];
794*4882a593Smuzhiyun struct kvm_s390_vm_cpu_subfunc subfuncs;
795*4882a593Smuzhiyun /* facility list requested by guest (in dma page) */
796*4882a593Smuzhiyun __u64 *fac_list;
797*4882a593Smuzhiyun u64 cpuid;
798*4882a593Smuzhiyun unsigned short ibc;
799*4882a593Smuzhiyun };
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun struct kvm_s390_module_hook {
802*4882a593Smuzhiyun int (*hook)(struct kvm_vcpu *vcpu);
803*4882a593Smuzhiyun struct module *owner;
804*4882a593Smuzhiyun };
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun struct kvm_s390_crypto {
807*4882a593Smuzhiyun struct kvm_s390_crypto_cb *crycb;
808*4882a593Smuzhiyun struct kvm_s390_module_hook *pqap_hook;
809*4882a593Smuzhiyun __u32 crycbd;
810*4882a593Smuzhiyun __u8 aes_kw;
811*4882a593Smuzhiyun __u8 dea_kw;
812*4882a593Smuzhiyun __u8 apie;
813*4882a593Smuzhiyun };
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun #define APCB0_MASK_SIZE 1
816*4882a593Smuzhiyun struct kvm_s390_apcb0 {
817*4882a593Smuzhiyun __u64 apm[APCB0_MASK_SIZE]; /* 0x0000 */
818*4882a593Smuzhiyun __u64 aqm[APCB0_MASK_SIZE]; /* 0x0008 */
819*4882a593Smuzhiyun __u64 adm[APCB0_MASK_SIZE]; /* 0x0010 */
820*4882a593Smuzhiyun __u64 reserved18; /* 0x0018 */
821*4882a593Smuzhiyun };
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun #define APCB1_MASK_SIZE 4
824*4882a593Smuzhiyun struct kvm_s390_apcb1 {
825*4882a593Smuzhiyun __u64 apm[APCB1_MASK_SIZE]; /* 0x0000 */
826*4882a593Smuzhiyun __u64 aqm[APCB1_MASK_SIZE]; /* 0x0020 */
827*4882a593Smuzhiyun __u64 adm[APCB1_MASK_SIZE]; /* 0x0040 */
828*4882a593Smuzhiyun __u64 reserved60[4]; /* 0x0060 */
829*4882a593Smuzhiyun };
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun struct kvm_s390_crypto_cb {
832*4882a593Smuzhiyun struct kvm_s390_apcb0 apcb0; /* 0x0000 */
833*4882a593Smuzhiyun __u8 reserved20[0x0048 - 0x0020]; /* 0x0020 */
834*4882a593Smuzhiyun __u8 dea_wrapping_key_mask[24]; /* 0x0048 */
835*4882a593Smuzhiyun __u8 aes_wrapping_key_mask[32]; /* 0x0060 */
836*4882a593Smuzhiyun struct kvm_s390_apcb1 apcb1; /* 0x0080 */
837*4882a593Smuzhiyun };
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun struct kvm_s390_gisa {
840*4882a593Smuzhiyun union {
841*4882a593Smuzhiyun struct { /* common to all formats */
842*4882a593Smuzhiyun u32 next_alert;
843*4882a593Smuzhiyun u8 ipm;
844*4882a593Smuzhiyun u8 reserved01[2];
845*4882a593Smuzhiyun u8 iam;
846*4882a593Smuzhiyun };
847*4882a593Smuzhiyun struct { /* format 0 */
848*4882a593Smuzhiyun u32 next_alert;
849*4882a593Smuzhiyun u8 ipm;
850*4882a593Smuzhiyun u8 reserved01;
851*4882a593Smuzhiyun u8 : 6;
852*4882a593Smuzhiyun u8 g : 1;
853*4882a593Smuzhiyun u8 c : 1;
854*4882a593Smuzhiyun u8 iam;
855*4882a593Smuzhiyun u8 reserved02[4];
856*4882a593Smuzhiyun u32 airq_count;
857*4882a593Smuzhiyun } g0;
858*4882a593Smuzhiyun struct { /* format 1 */
859*4882a593Smuzhiyun u32 next_alert;
860*4882a593Smuzhiyun u8 ipm;
861*4882a593Smuzhiyun u8 simm;
862*4882a593Smuzhiyun u8 nimm;
863*4882a593Smuzhiyun u8 iam;
864*4882a593Smuzhiyun u8 aism[8];
865*4882a593Smuzhiyun u8 : 6;
866*4882a593Smuzhiyun u8 g : 1;
867*4882a593Smuzhiyun u8 c : 1;
868*4882a593Smuzhiyun u8 reserved03[11];
869*4882a593Smuzhiyun u32 airq_count;
870*4882a593Smuzhiyun } g1;
871*4882a593Smuzhiyun struct {
872*4882a593Smuzhiyun u64 word[4];
873*4882a593Smuzhiyun } u64;
874*4882a593Smuzhiyun };
875*4882a593Smuzhiyun };
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun struct kvm_s390_gib {
878*4882a593Smuzhiyun u32 alert_list_origin;
879*4882a593Smuzhiyun u32 reserved01;
880*4882a593Smuzhiyun u8:5;
881*4882a593Smuzhiyun u8 nisc:3;
882*4882a593Smuzhiyun u8 reserved03[3];
883*4882a593Smuzhiyun u32 reserved04[5];
884*4882a593Smuzhiyun };
885*4882a593Smuzhiyun
886*4882a593Smuzhiyun /*
887*4882a593Smuzhiyun * sie_page2 has to be allocated as DMA because fac_list, crycb and
888*4882a593Smuzhiyun * gisa need 31bit addresses in the sie control block.
889*4882a593Smuzhiyun */
890*4882a593Smuzhiyun struct sie_page2 {
891*4882a593Smuzhiyun __u64 fac_list[S390_ARCH_FAC_LIST_SIZE_U64]; /* 0x0000 */
892*4882a593Smuzhiyun struct kvm_s390_crypto_cb crycb; /* 0x0800 */
893*4882a593Smuzhiyun struct kvm_s390_gisa gisa; /* 0x0900 */
894*4882a593Smuzhiyun struct kvm *kvm; /* 0x0920 */
895*4882a593Smuzhiyun u8 reserved928[0x1000 - 0x928]; /* 0x0928 */
896*4882a593Smuzhiyun };
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun struct kvm_s390_vsie {
899*4882a593Smuzhiyun struct mutex mutex;
900*4882a593Smuzhiyun struct radix_tree_root addr_to_page;
901*4882a593Smuzhiyun int page_count;
902*4882a593Smuzhiyun int next;
903*4882a593Smuzhiyun struct page *pages[KVM_MAX_VCPUS];
904*4882a593Smuzhiyun };
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun struct kvm_s390_gisa_iam {
907*4882a593Smuzhiyun u8 mask;
908*4882a593Smuzhiyun spinlock_t ref_lock;
909*4882a593Smuzhiyun u32 ref_count[MAX_ISC + 1];
910*4882a593Smuzhiyun };
911*4882a593Smuzhiyun
912*4882a593Smuzhiyun struct kvm_s390_gisa_interrupt {
913*4882a593Smuzhiyun struct kvm_s390_gisa *origin;
914*4882a593Smuzhiyun struct kvm_s390_gisa_iam alert;
915*4882a593Smuzhiyun struct hrtimer timer;
916*4882a593Smuzhiyun u64 expires;
917*4882a593Smuzhiyun DECLARE_BITMAP(kicked_mask, KVM_MAX_VCPUS);
918*4882a593Smuzhiyun };
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun struct kvm_s390_pv {
921*4882a593Smuzhiyun u64 handle;
922*4882a593Smuzhiyun u64 guest_len;
923*4882a593Smuzhiyun unsigned long stor_base;
924*4882a593Smuzhiyun void *stor_var;
925*4882a593Smuzhiyun };
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun struct kvm_arch{
928*4882a593Smuzhiyun void *sca;
929*4882a593Smuzhiyun int use_esca;
930*4882a593Smuzhiyun rwlock_t sca_lock;
931*4882a593Smuzhiyun debug_info_t *dbf;
932*4882a593Smuzhiyun struct kvm_s390_float_interrupt float_int;
933*4882a593Smuzhiyun struct kvm_device *flic;
934*4882a593Smuzhiyun struct gmap *gmap;
935*4882a593Smuzhiyun unsigned long mem_limit;
936*4882a593Smuzhiyun int css_support;
937*4882a593Smuzhiyun int use_irqchip;
938*4882a593Smuzhiyun int use_cmma;
939*4882a593Smuzhiyun int use_pfmfi;
940*4882a593Smuzhiyun int use_skf;
941*4882a593Smuzhiyun int user_cpu_state_ctrl;
942*4882a593Smuzhiyun int user_sigp;
943*4882a593Smuzhiyun int user_stsi;
944*4882a593Smuzhiyun int user_instr0;
945*4882a593Smuzhiyun struct s390_io_adapter *adapters[MAX_S390_IO_ADAPTERS];
946*4882a593Smuzhiyun wait_queue_head_t ipte_wq;
947*4882a593Smuzhiyun int ipte_lock_count;
948*4882a593Smuzhiyun struct mutex ipte_mutex;
949*4882a593Smuzhiyun spinlock_t start_stop_lock;
950*4882a593Smuzhiyun struct sie_page2 *sie_page2;
951*4882a593Smuzhiyun struct kvm_s390_cpu_model model;
952*4882a593Smuzhiyun struct kvm_s390_crypto crypto;
953*4882a593Smuzhiyun struct kvm_s390_vsie vsie;
954*4882a593Smuzhiyun u8 epdx;
955*4882a593Smuzhiyun u64 epoch;
956*4882a593Smuzhiyun int migration_mode;
957*4882a593Smuzhiyun atomic64_t cmma_dirty_pages;
958*4882a593Smuzhiyun /* subset of available cpu features enabled by user space */
959*4882a593Smuzhiyun DECLARE_BITMAP(cpu_feat, KVM_S390_VM_CPU_FEAT_NR_BITS);
960*4882a593Smuzhiyun /* indexed by vcpu_idx */
961*4882a593Smuzhiyun DECLARE_BITMAP(idle_mask, KVM_MAX_VCPUS);
962*4882a593Smuzhiyun struct kvm_s390_gisa_interrupt gisa_int;
963*4882a593Smuzhiyun struct kvm_s390_pv pv;
964*4882a593Smuzhiyun };
965*4882a593Smuzhiyun
966*4882a593Smuzhiyun #define KVM_HVA_ERR_BAD (-1UL)
967*4882a593Smuzhiyun #define KVM_HVA_ERR_RO_BAD (-2UL)
968*4882a593Smuzhiyun
kvm_is_error_hva(unsigned long addr)969*4882a593Smuzhiyun static inline bool kvm_is_error_hva(unsigned long addr)
970*4882a593Smuzhiyun {
971*4882a593Smuzhiyun return IS_ERR_VALUE(addr);
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun #define ASYNC_PF_PER_VCPU 64
975*4882a593Smuzhiyun struct kvm_arch_async_pf {
976*4882a593Smuzhiyun unsigned long pfault_token;
977*4882a593Smuzhiyun };
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun bool kvm_arch_can_dequeue_async_page_present(struct kvm_vcpu *vcpu);
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
982*4882a593Smuzhiyun struct kvm_async_pf *work);
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun bool kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
985*4882a593Smuzhiyun struct kvm_async_pf *work);
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
988*4882a593Smuzhiyun struct kvm_async_pf *work);
989*4882a593Smuzhiyun
kvm_arch_async_page_present_queued(struct kvm_vcpu * vcpu)990*4882a593Smuzhiyun static inline void kvm_arch_async_page_present_queued(struct kvm_vcpu *vcpu) {}
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun void kvm_arch_crypto_clear_masks(struct kvm *kvm);
993*4882a593Smuzhiyun void kvm_arch_crypto_set_masks(struct kvm *kvm, unsigned long *apm,
994*4882a593Smuzhiyun unsigned long *aqm, unsigned long *adm);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun extern int sie64a(struct kvm_s390_sie_block *, u64 *);
997*4882a593Smuzhiyun extern char sie_exit;
998*4882a593Smuzhiyun
999*4882a593Smuzhiyun extern int kvm_s390_gisc_register(struct kvm *kvm, u32 gisc);
1000*4882a593Smuzhiyun extern int kvm_s390_gisc_unregister(struct kvm *kvm, u32 gisc);
1001*4882a593Smuzhiyun
kvm_arch_hardware_disable(void)1002*4882a593Smuzhiyun static inline void kvm_arch_hardware_disable(void) {}
kvm_arch_sync_events(struct kvm * kvm)1003*4882a593Smuzhiyun static inline void kvm_arch_sync_events(struct kvm *kvm) {}
kvm_arch_sched_in(struct kvm_vcpu * vcpu,int cpu)1004*4882a593Smuzhiyun static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
kvm_arch_free_memslot(struct kvm * kvm,struct kvm_memory_slot * slot)1005*4882a593Smuzhiyun static inline void kvm_arch_free_memslot(struct kvm *kvm,
1006*4882a593Smuzhiyun struct kvm_memory_slot *slot) {}
kvm_arch_memslots_updated(struct kvm * kvm,u64 gen)1007*4882a593Smuzhiyun static inline void kvm_arch_memslots_updated(struct kvm *kvm, u64 gen) {}
kvm_arch_flush_shadow_all(struct kvm * kvm)1008*4882a593Smuzhiyun static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
kvm_arch_flush_shadow_memslot(struct kvm * kvm,struct kvm_memory_slot * slot)1009*4882a593Smuzhiyun static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
1010*4882a593Smuzhiyun struct kvm_memory_slot *slot) {}
kvm_arch_vcpu_blocking(struct kvm_vcpu * vcpu)1011*4882a593Smuzhiyun static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
kvm_arch_vcpu_unblocking(struct kvm_vcpu * vcpu)1012*4882a593Smuzhiyun static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun #endif
1017