xref: /OK3568_Linux_fs/kernel/arch/riscv/include/asm/csr.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Regents of the University of California
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun 
6*4882a593Smuzhiyun #ifndef _ASM_RISCV_CSR_H
7*4882a593Smuzhiyun #define _ASM_RISCV_CSR_H
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <asm/asm.h>
10*4882a593Smuzhiyun #include <linux/const.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* Status register flags */
13*4882a593Smuzhiyun #define SR_SIE		_AC(0x00000002, UL) /* Supervisor Interrupt Enable */
14*4882a593Smuzhiyun #define SR_MIE		_AC(0x00000008, UL) /* Machine Interrupt Enable */
15*4882a593Smuzhiyun #define SR_SPIE		_AC(0x00000020, UL) /* Previous Supervisor IE */
16*4882a593Smuzhiyun #define SR_MPIE		_AC(0x00000080, UL) /* Previous Machine IE */
17*4882a593Smuzhiyun #define SR_SPP		_AC(0x00000100, UL) /* Previously Supervisor */
18*4882a593Smuzhiyun #define SR_MPP		_AC(0x00001800, UL) /* Previously Machine */
19*4882a593Smuzhiyun #define SR_SUM		_AC(0x00040000, UL) /* Supervisor User Memory Access */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define SR_FS		_AC(0x00006000, UL) /* Floating-point Status */
22*4882a593Smuzhiyun #define SR_FS_OFF	_AC(0x00000000, UL)
23*4882a593Smuzhiyun #define SR_FS_INITIAL	_AC(0x00002000, UL)
24*4882a593Smuzhiyun #define SR_FS_CLEAN	_AC(0x00004000, UL)
25*4882a593Smuzhiyun #define SR_FS_DIRTY	_AC(0x00006000, UL)
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define SR_XS		_AC(0x00018000, UL) /* Extension Status */
28*4882a593Smuzhiyun #define SR_XS_OFF	_AC(0x00000000, UL)
29*4882a593Smuzhiyun #define SR_XS_INITIAL	_AC(0x00008000, UL)
30*4882a593Smuzhiyun #define SR_XS_CLEAN	_AC(0x00010000, UL)
31*4882a593Smuzhiyun #define SR_XS_DIRTY	_AC(0x00018000, UL)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #ifndef CONFIG_64BIT
34*4882a593Smuzhiyun #define SR_SD		_AC(0x80000000, UL) /* FS/XS dirty */
35*4882a593Smuzhiyun #else
36*4882a593Smuzhiyun #define SR_SD		_AC(0x8000000000000000, UL) /* FS/XS dirty */
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* SATP flags */
40*4882a593Smuzhiyun #ifndef CONFIG_64BIT
41*4882a593Smuzhiyun #define SATP_PPN	_AC(0x003FFFFF, UL)
42*4882a593Smuzhiyun #define SATP_MODE_32	_AC(0x80000000, UL)
43*4882a593Smuzhiyun #define SATP_MODE	SATP_MODE_32
44*4882a593Smuzhiyun #else
45*4882a593Smuzhiyun #define SATP_PPN	_AC(0x00000FFFFFFFFFFF, UL)
46*4882a593Smuzhiyun #define SATP_MODE_39	_AC(0x8000000000000000, UL)
47*4882a593Smuzhiyun #define SATP_MODE	SATP_MODE_39
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* Exception cause high bit - is an interrupt if set */
51*4882a593Smuzhiyun #define CAUSE_IRQ_FLAG		(_AC(1, UL) << (__riscv_xlen - 1))
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* Interrupt causes (minus the high bit) */
54*4882a593Smuzhiyun #define IRQ_S_SOFT		1
55*4882a593Smuzhiyun #define IRQ_M_SOFT		3
56*4882a593Smuzhiyun #define IRQ_S_TIMER		5
57*4882a593Smuzhiyun #define IRQ_M_TIMER		7
58*4882a593Smuzhiyun #define IRQ_S_EXT		9
59*4882a593Smuzhiyun #define IRQ_M_EXT		11
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* Exception causes */
62*4882a593Smuzhiyun #define EXC_INST_MISALIGNED	0
63*4882a593Smuzhiyun #define EXC_INST_ACCESS		1
64*4882a593Smuzhiyun #define EXC_BREAKPOINT		3
65*4882a593Smuzhiyun #define EXC_LOAD_ACCESS		5
66*4882a593Smuzhiyun #define EXC_STORE_ACCESS	7
67*4882a593Smuzhiyun #define EXC_SYSCALL		8
68*4882a593Smuzhiyun #define EXC_INST_PAGE_FAULT	12
69*4882a593Smuzhiyun #define EXC_LOAD_PAGE_FAULT	13
70*4882a593Smuzhiyun #define EXC_STORE_PAGE_FAULT	15
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* PMP configuration */
73*4882a593Smuzhiyun #define PMP_R			0x01
74*4882a593Smuzhiyun #define PMP_W			0x02
75*4882a593Smuzhiyun #define PMP_X			0x04
76*4882a593Smuzhiyun #define PMP_A			0x18
77*4882a593Smuzhiyun #define PMP_A_TOR		0x08
78*4882a593Smuzhiyun #define PMP_A_NA4		0x10
79*4882a593Smuzhiyun #define PMP_A_NAPOT		0x18
80*4882a593Smuzhiyun #define PMP_L			0x80
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* symbolic CSR names: */
83*4882a593Smuzhiyun #define CSR_CYCLE		0xc00
84*4882a593Smuzhiyun #define CSR_TIME		0xc01
85*4882a593Smuzhiyun #define CSR_INSTRET		0xc02
86*4882a593Smuzhiyun #define CSR_CYCLEH		0xc80
87*4882a593Smuzhiyun #define CSR_TIMEH		0xc81
88*4882a593Smuzhiyun #define CSR_INSTRETH		0xc82
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define CSR_SSTATUS		0x100
91*4882a593Smuzhiyun #define CSR_SIE			0x104
92*4882a593Smuzhiyun #define CSR_STVEC		0x105
93*4882a593Smuzhiyun #define CSR_SCOUNTEREN		0x106
94*4882a593Smuzhiyun #define CSR_SSCRATCH		0x140
95*4882a593Smuzhiyun #define CSR_SEPC		0x141
96*4882a593Smuzhiyun #define CSR_SCAUSE		0x142
97*4882a593Smuzhiyun #define CSR_STVAL		0x143
98*4882a593Smuzhiyun #define CSR_SIP			0x144
99*4882a593Smuzhiyun #define CSR_SATP		0x180
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define CSR_MSTATUS		0x300
102*4882a593Smuzhiyun #define CSR_MISA		0x301
103*4882a593Smuzhiyun #define CSR_MIE			0x304
104*4882a593Smuzhiyun #define CSR_MTVEC		0x305
105*4882a593Smuzhiyun #define CSR_MSCRATCH		0x340
106*4882a593Smuzhiyun #define CSR_MEPC		0x341
107*4882a593Smuzhiyun #define CSR_MCAUSE		0x342
108*4882a593Smuzhiyun #define CSR_MTVAL		0x343
109*4882a593Smuzhiyun #define CSR_MIP			0x344
110*4882a593Smuzhiyun #define CSR_PMPCFG0		0x3a0
111*4882a593Smuzhiyun #define CSR_PMPADDR0		0x3b0
112*4882a593Smuzhiyun #define CSR_MHARTID		0xf14
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #ifdef CONFIG_RISCV_M_MODE
115*4882a593Smuzhiyun # define CSR_STATUS	CSR_MSTATUS
116*4882a593Smuzhiyun # define CSR_IE		CSR_MIE
117*4882a593Smuzhiyun # define CSR_TVEC	CSR_MTVEC
118*4882a593Smuzhiyun # define CSR_SCRATCH	CSR_MSCRATCH
119*4882a593Smuzhiyun # define CSR_EPC	CSR_MEPC
120*4882a593Smuzhiyun # define CSR_CAUSE	CSR_MCAUSE
121*4882a593Smuzhiyun # define CSR_TVAL	CSR_MTVAL
122*4882a593Smuzhiyun # define CSR_IP		CSR_MIP
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun # define SR_IE		SR_MIE
125*4882a593Smuzhiyun # define SR_PIE		SR_MPIE
126*4882a593Smuzhiyun # define SR_PP		SR_MPP
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun # define RV_IRQ_SOFT		IRQ_M_SOFT
129*4882a593Smuzhiyun # define RV_IRQ_TIMER	IRQ_M_TIMER
130*4882a593Smuzhiyun # define RV_IRQ_EXT		IRQ_M_EXT
131*4882a593Smuzhiyun #else /* CONFIG_RISCV_M_MODE */
132*4882a593Smuzhiyun # define CSR_STATUS	CSR_SSTATUS
133*4882a593Smuzhiyun # define CSR_IE		CSR_SIE
134*4882a593Smuzhiyun # define CSR_TVEC	CSR_STVEC
135*4882a593Smuzhiyun # define CSR_SCRATCH	CSR_SSCRATCH
136*4882a593Smuzhiyun # define CSR_EPC	CSR_SEPC
137*4882a593Smuzhiyun # define CSR_CAUSE	CSR_SCAUSE
138*4882a593Smuzhiyun # define CSR_TVAL	CSR_STVAL
139*4882a593Smuzhiyun # define CSR_IP		CSR_SIP
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun # define SR_IE		SR_SIE
142*4882a593Smuzhiyun # define SR_PIE		SR_SPIE
143*4882a593Smuzhiyun # define SR_PP		SR_SPP
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun # define RV_IRQ_SOFT		IRQ_S_SOFT
146*4882a593Smuzhiyun # define RV_IRQ_TIMER	IRQ_S_TIMER
147*4882a593Smuzhiyun # define RV_IRQ_EXT		IRQ_S_EXT
148*4882a593Smuzhiyun #endif /* CONFIG_RISCV_M_MODE */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* IE/IP (Supervisor/Machine Interrupt Enable/Pending) flags */
151*4882a593Smuzhiyun #define IE_SIE		(_AC(0x1, UL) << RV_IRQ_SOFT)
152*4882a593Smuzhiyun #define IE_TIE		(_AC(0x1, UL) << RV_IRQ_TIMER)
153*4882a593Smuzhiyun #define IE_EIE		(_AC(0x1, UL) << RV_IRQ_EXT)
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #ifndef __ASSEMBLY__
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun #define csr_swap(csr, val)					\
158*4882a593Smuzhiyun ({								\
159*4882a593Smuzhiyun 	unsigned long __v = (unsigned long)(val);		\
160*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrrw %0, " __ASM_STR(csr) ", %1"\
161*4882a593Smuzhiyun 			      : "=r" (__v) : "rK" (__v)		\
162*4882a593Smuzhiyun 			      : "memory");			\
163*4882a593Smuzhiyun 	__v;							\
164*4882a593Smuzhiyun })
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun #define csr_read(csr)						\
167*4882a593Smuzhiyun ({								\
168*4882a593Smuzhiyun 	register unsigned long __v;				\
169*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrr %0, " __ASM_STR(csr)	\
170*4882a593Smuzhiyun 			      : "=r" (__v) :			\
171*4882a593Smuzhiyun 			      : "memory");			\
172*4882a593Smuzhiyun 	__v;							\
173*4882a593Smuzhiyun })
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #define csr_write(csr, val)					\
176*4882a593Smuzhiyun ({								\
177*4882a593Smuzhiyun 	unsigned long __v = (unsigned long)(val);		\
178*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrw " __ASM_STR(csr) ", %0"	\
179*4882a593Smuzhiyun 			      : : "rK" (__v)			\
180*4882a593Smuzhiyun 			      : "memory");			\
181*4882a593Smuzhiyun })
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define csr_read_set(csr, val)					\
184*4882a593Smuzhiyun ({								\
185*4882a593Smuzhiyun 	unsigned long __v = (unsigned long)(val);		\
186*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrrs %0, " __ASM_STR(csr) ", %1"\
187*4882a593Smuzhiyun 			      : "=r" (__v) : "rK" (__v)		\
188*4882a593Smuzhiyun 			      : "memory");			\
189*4882a593Smuzhiyun 	__v;							\
190*4882a593Smuzhiyun })
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun #define csr_set(csr, val)					\
193*4882a593Smuzhiyun ({								\
194*4882a593Smuzhiyun 	unsigned long __v = (unsigned long)(val);		\
195*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrs " __ASM_STR(csr) ", %0"	\
196*4882a593Smuzhiyun 			      : : "rK" (__v)			\
197*4882a593Smuzhiyun 			      : "memory");			\
198*4882a593Smuzhiyun })
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun #define csr_read_clear(csr, val)				\
201*4882a593Smuzhiyun ({								\
202*4882a593Smuzhiyun 	unsigned long __v = (unsigned long)(val);		\
203*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrrc %0, " __ASM_STR(csr) ", %1"\
204*4882a593Smuzhiyun 			      : "=r" (__v) : "rK" (__v)		\
205*4882a593Smuzhiyun 			      : "memory");			\
206*4882a593Smuzhiyun 	__v;							\
207*4882a593Smuzhiyun })
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun #define csr_clear(csr, val)					\
210*4882a593Smuzhiyun ({								\
211*4882a593Smuzhiyun 	unsigned long __v = (unsigned long)(val);		\
212*4882a593Smuzhiyun 	__asm__ __volatile__ ("csrc " __ASM_STR(csr) ", %0"	\
213*4882a593Smuzhiyun 			      : : "rK" (__v)			\
214*4882a593Smuzhiyun 			      : "memory");			\
215*4882a593Smuzhiyun })
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun #endif /* __ASSEMBLY__ */
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun #endif /* _ASM_RISCV_CSR_H */
220