xref: /OK3568_Linux_fs/kernel/arch/powerpc/sysdev/xics/xics-common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright 2011 IBM Corporation.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #include <linux/types.h>
6*4882a593Smuzhiyun #include <linux/threads.h>
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/debugfs.h>
10*4882a593Smuzhiyun #include <linux/smp.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/seq_file.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/cpu.h>
15*4882a593Smuzhiyun #include <linux/of.h>
16*4882a593Smuzhiyun #include <linux/slab.h>
17*4882a593Smuzhiyun #include <linux/spinlock.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/prom.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/smp.h>
23*4882a593Smuzhiyun #include <asm/machdep.h>
24*4882a593Smuzhiyun #include <asm/irq.h>
25*4882a593Smuzhiyun #include <asm/errno.h>
26*4882a593Smuzhiyun #include <asm/rtas.h>
27*4882a593Smuzhiyun #include <asm/xics.h>
28*4882a593Smuzhiyun #include <asm/firmware.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* Globals common to all ICP/ICS implementations */
31*4882a593Smuzhiyun const struct icp_ops	*icp_ops;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun unsigned int xics_default_server		= 0xff;
34*4882a593Smuzhiyun unsigned int xics_default_distrib_server	= 0;
35*4882a593Smuzhiyun unsigned int xics_interrupt_server_size		= 8;
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun DEFINE_PER_CPU(struct xics_cppr, xics_cppr);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun struct irq_domain *xics_host;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static LIST_HEAD(ics_list);
42*4882a593Smuzhiyun 
xics_update_irq_servers(void)43*4882a593Smuzhiyun void xics_update_irq_servers(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun 	int i, j;
46*4882a593Smuzhiyun 	struct device_node *np;
47*4882a593Smuzhiyun 	u32 ilen;
48*4882a593Smuzhiyun 	const __be32 *ireg;
49*4882a593Smuzhiyun 	u32 hcpuid;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* Find the server numbers for the boot cpu. */
52*4882a593Smuzhiyun 	np = of_get_cpu_node(boot_cpuid, NULL);
53*4882a593Smuzhiyun 	BUG_ON(!np);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	hcpuid = get_hard_smp_processor_id(boot_cpuid);
56*4882a593Smuzhiyun 	xics_default_server = xics_default_distrib_server = hcpuid;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	pr_devel("xics: xics_default_server = 0x%x\n", xics_default_server);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	ireg = of_get_property(np, "ibm,ppc-interrupt-gserver#s", &ilen);
61*4882a593Smuzhiyun 	if (!ireg) {
62*4882a593Smuzhiyun 		of_node_put(np);
63*4882a593Smuzhiyun 		return;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	i = ilen / sizeof(int);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	/* Global interrupt distribution server is specified in the last
69*4882a593Smuzhiyun 	 * entry of "ibm,ppc-interrupt-gserver#s" property. Get the last
70*4882a593Smuzhiyun 	 * entry fom this property for current boot cpu id and use it as
71*4882a593Smuzhiyun 	 * default distribution server
72*4882a593Smuzhiyun 	 */
73*4882a593Smuzhiyun 	for (j = 0; j < i; j += 2) {
74*4882a593Smuzhiyun 		if (be32_to_cpu(ireg[j]) == hcpuid) {
75*4882a593Smuzhiyun 			xics_default_distrib_server = be32_to_cpu(ireg[j+1]);
76*4882a593Smuzhiyun 			break;
77*4882a593Smuzhiyun 		}
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 	pr_devel("xics: xics_default_distrib_server = 0x%x\n",
80*4882a593Smuzhiyun 		 xics_default_distrib_server);
81*4882a593Smuzhiyun 	of_node_put(np);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* GIQ stuff, currently only supported on RTAS setups, will have
85*4882a593Smuzhiyun  * to be sorted properly for bare metal
86*4882a593Smuzhiyun  */
xics_set_cpu_giq(unsigned int gserver,unsigned int join)87*4882a593Smuzhiyun void xics_set_cpu_giq(unsigned int gserver, unsigned int join)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun #ifdef CONFIG_PPC_RTAS
90*4882a593Smuzhiyun 	int index;
91*4882a593Smuzhiyun 	int status;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (!rtas_indicator_present(GLOBAL_INTERRUPT_QUEUE, NULL))
94*4882a593Smuzhiyun 		return;
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	index = (1UL << xics_interrupt_server_size) - 1 - gserver;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	status = rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE, index, join);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	WARN(status < 0, "set-indicator(%d, %d, %u) returned %d\n",
101*4882a593Smuzhiyun 	     GLOBAL_INTERRUPT_QUEUE, index, join, status);
102*4882a593Smuzhiyun #endif
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
xics_setup_cpu(void)105*4882a593Smuzhiyun void xics_setup_cpu(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	icp_ops->set_priority(LOWEST_PRIORITY);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	xics_set_cpu_giq(xics_default_distrib_server, 1);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
xics_mask_unknown_vec(unsigned int vec)112*4882a593Smuzhiyun void xics_mask_unknown_vec(unsigned int vec)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct ics *ics;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	pr_err("Interrupt 0x%x (real) is invalid, disabling it.\n", vec);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	list_for_each_entry(ics, &ics_list, link)
119*4882a593Smuzhiyun 		ics->mask_unknown(ics, vec);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #ifdef CONFIG_SMP
124*4882a593Smuzhiyun 
xics_request_ipi(void)125*4882a593Smuzhiyun static void xics_request_ipi(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun 	unsigned int ipi;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	ipi = irq_create_mapping(xics_host, XICS_IPI);
130*4882a593Smuzhiyun 	BUG_ON(!ipi);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	/*
133*4882a593Smuzhiyun 	 * IPIs are marked IRQF_PERCPU. The handler was set in map.
134*4882a593Smuzhiyun 	 */
135*4882a593Smuzhiyun 	BUG_ON(request_irq(ipi, icp_ops->ipi_action,
136*4882a593Smuzhiyun 			   IRQF_PERCPU | IRQF_NO_THREAD, "IPI", NULL));
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun 
xics_smp_probe(void)139*4882a593Smuzhiyun void __init xics_smp_probe(void)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	/* Register all the IPIs */
142*4882a593Smuzhiyun 	xics_request_ipi();
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* Setup cause_ipi callback based on which ICP is used */
145*4882a593Smuzhiyun 	smp_ops->cause_ipi = icp_ops->cause_ipi;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #endif /* CONFIG_SMP */
149*4882a593Smuzhiyun 
xics_teardown_cpu(void)150*4882a593Smuzhiyun void xics_teardown_cpu(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	struct xics_cppr *os_cppr = this_cpu_ptr(&xics_cppr);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/*
155*4882a593Smuzhiyun 	 * we have to reset the cppr index to 0 because we're
156*4882a593Smuzhiyun 	 * not going to return from the IPI
157*4882a593Smuzhiyun 	 */
158*4882a593Smuzhiyun 	os_cppr->index = 0;
159*4882a593Smuzhiyun 	icp_ops->set_priority(0);
160*4882a593Smuzhiyun 	icp_ops->teardown_cpu();
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
xics_kexec_teardown_cpu(int secondary)163*4882a593Smuzhiyun void xics_kexec_teardown_cpu(int secondary)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	xics_teardown_cpu();
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	icp_ops->flush_ipi();
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/*
170*4882a593Smuzhiyun 	 * Some machines need to have at least one cpu in the GIQ,
171*4882a593Smuzhiyun 	 * so leave the master cpu in the group.
172*4882a593Smuzhiyun 	 */
173*4882a593Smuzhiyun 	if (secondary)
174*4882a593Smuzhiyun 		xics_set_cpu_giq(xics_default_distrib_server, 0);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun /* Interrupts are disabled. */
xics_migrate_irqs_away(void)181*4882a593Smuzhiyun void xics_migrate_irqs_away(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	int cpu = smp_processor_id(), hw_cpu = hard_smp_processor_id();
184*4882a593Smuzhiyun 	unsigned int irq, virq;
185*4882a593Smuzhiyun 	struct irq_desc *desc;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* If we used to be the default server, move to the new "boot_cpuid" */
188*4882a593Smuzhiyun 	if (hw_cpu == xics_default_server)
189*4882a593Smuzhiyun 		xics_update_irq_servers();
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* Reject any interrupt that was queued to us... */
192*4882a593Smuzhiyun 	icp_ops->set_priority(0);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* Remove ourselves from the global interrupt queue */
195*4882a593Smuzhiyun 	xics_set_cpu_giq(xics_default_distrib_server, 0);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	for_each_irq_desc(virq, desc) {
198*4882a593Smuzhiyun 		struct irq_chip *chip;
199*4882a593Smuzhiyun 		long server;
200*4882a593Smuzhiyun 		unsigned long flags;
201*4882a593Smuzhiyun 		struct ics *ics;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 		/* We can't set affinity on ISA interrupts */
204*4882a593Smuzhiyun 		if (virq < NUM_ISA_INTERRUPTS)
205*4882a593Smuzhiyun 			continue;
206*4882a593Smuzhiyun 		/* We only need to migrate enabled IRQS */
207*4882a593Smuzhiyun 		if (!desc->action)
208*4882a593Smuzhiyun 			continue;
209*4882a593Smuzhiyun 		if (desc->irq_data.domain != xics_host)
210*4882a593Smuzhiyun 			continue;
211*4882a593Smuzhiyun 		irq = desc->irq_data.hwirq;
212*4882a593Smuzhiyun 		/* We need to get IPIs still. */
213*4882a593Smuzhiyun 		if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
214*4882a593Smuzhiyun 			continue;
215*4882a593Smuzhiyun 		chip = irq_desc_get_chip(desc);
216*4882a593Smuzhiyun 		if (!chip || !chip->irq_set_affinity)
217*4882a593Smuzhiyun 			continue;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		raw_spin_lock_irqsave(&desc->lock, flags);
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 		/* Locate interrupt server */
222*4882a593Smuzhiyun 		server = -1;
223*4882a593Smuzhiyun 		ics = irq_desc_get_chip_data(desc);
224*4882a593Smuzhiyun 		if (ics)
225*4882a593Smuzhiyun 			server = ics->get_server(ics, irq);
226*4882a593Smuzhiyun 		if (server < 0) {
227*4882a593Smuzhiyun 			printk(KERN_ERR "%s: Can't find server for irq %d\n",
228*4882a593Smuzhiyun 			       __func__, irq);
229*4882a593Smuzhiyun 			goto unlock;
230*4882a593Smuzhiyun 		}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 		/* We only support delivery to all cpus or to one cpu.
233*4882a593Smuzhiyun 		 * The irq has to be migrated only in the single cpu
234*4882a593Smuzhiyun 		 * case.
235*4882a593Smuzhiyun 		 */
236*4882a593Smuzhiyun 		if (server != hw_cpu)
237*4882a593Smuzhiyun 			goto unlock;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 		/* This is expected during cpu offline. */
240*4882a593Smuzhiyun 		if (cpu_online(cpu))
241*4882a593Smuzhiyun 			pr_warn("IRQ %u affinity broken off cpu %u\n",
242*4882a593Smuzhiyun 				virq, cpu);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		/* Reset affinity to all cpus */
245*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&desc->lock, flags);
246*4882a593Smuzhiyun 		irq_set_affinity(virq, cpu_all_mask);
247*4882a593Smuzhiyun 		continue;
248*4882a593Smuzhiyun unlock:
249*4882a593Smuzhiyun 		raw_spin_unlock_irqrestore(&desc->lock, flags);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Allow "sufficient" time to drop any inflight IRQ's */
253*4882a593Smuzhiyun 	mdelay(5);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/*
256*4882a593Smuzhiyun 	 * Allow IPIs again. This is done at the very end, after migrating all
257*4882a593Smuzhiyun 	 * interrupts, the expectation is that we'll only get woken up by an IPI
258*4882a593Smuzhiyun 	 * interrupt beyond this point, but leave externals masked just to be
259*4882a593Smuzhiyun 	 * safe. If we're using icp-opal this may actually allow all
260*4882a593Smuzhiyun 	 * interrupts anyway, but that should be OK.
261*4882a593Smuzhiyun 	 */
262*4882a593Smuzhiyun 	icp_ops->set_priority(DEFAULT_PRIORITY);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun #endif /* CONFIG_HOTPLUG_CPU */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun #ifdef CONFIG_SMP
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun  * For the moment we only implement delivery to all cpus or one cpu.
270*4882a593Smuzhiyun  *
271*4882a593Smuzhiyun  * If the requested affinity is cpu_all_mask, we set global affinity.
272*4882a593Smuzhiyun  * If not we set it to the first cpu in the mask, even if multiple cpus
273*4882a593Smuzhiyun  * are set. This is so things like irqbalance (which set core and package
274*4882a593Smuzhiyun  * wide affinities) do the right thing.
275*4882a593Smuzhiyun  *
276*4882a593Smuzhiyun  * We need to fix this to implement support for the links
277*4882a593Smuzhiyun  */
xics_get_irq_server(unsigned int virq,const struct cpumask * cpumask,unsigned int strict_check)278*4882a593Smuzhiyun int xics_get_irq_server(unsigned int virq, const struct cpumask *cpumask,
279*4882a593Smuzhiyun 			unsigned int strict_check)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (!distribute_irqs)
283*4882a593Smuzhiyun 		return xics_default_server;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (!cpumask_subset(cpu_possible_mask, cpumask)) {
286*4882a593Smuzhiyun 		int server = cpumask_first_and(cpu_online_mask, cpumask);
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 		if (server < nr_cpu_ids)
289*4882a593Smuzhiyun 			return get_hard_smp_processor_id(server);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 		if (strict_check)
292*4882a593Smuzhiyun 			return -1;
293*4882a593Smuzhiyun 	}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/*
296*4882a593Smuzhiyun 	 * Workaround issue with some versions of JS20 firmware that
297*4882a593Smuzhiyun 	 * deliver interrupts to cpus which haven't been started. This
298*4882a593Smuzhiyun 	 * happens when using the maxcpus= boot option.
299*4882a593Smuzhiyun 	 */
300*4882a593Smuzhiyun 	if (cpumask_equal(cpu_online_mask, cpu_present_mask))
301*4882a593Smuzhiyun 		return xics_default_distrib_server;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	return xics_default_server;
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun #endif /* CONFIG_SMP */
306*4882a593Smuzhiyun 
xics_host_match(struct irq_domain * h,struct device_node * node,enum irq_domain_bus_token bus_token)307*4882a593Smuzhiyun static int xics_host_match(struct irq_domain *h, struct device_node *node,
308*4882a593Smuzhiyun 			   enum irq_domain_bus_token bus_token)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun 	struct ics *ics;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	list_for_each_entry(ics, &ics_list, link)
313*4882a593Smuzhiyun 		if (ics->host_match(ics, node))
314*4882a593Smuzhiyun 			return 1;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun /* Dummies */
xics_ipi_unmask(struct irq_data * d)320*4882a593Smuzhiyun static void xics_ipi_unmask(struct irq_data *d) { }
xics_ipi_mask(struct irq_data * d)321*4882a593Smuzhiyun static void xics_ipi_mask(struct irq_data *d) { }
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun static struct irq_chip xics_ipi_chip = {
324*4882a593Smuzhiyun 	.name = "XICS",
325*4882a593Smuzhiyun 	.irq_eoi = NULL, /* Patched at init time */
326*4882a593Smuzhiyun 	.irq_mask = xics_ipi_mask,
327*4882a593Smuzhiyun 	.irq_unmask = xics_ipi_unmask,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun 
xics_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)330*4882a593Smuzhiyun static int xics_host_map(struct irq_domain *h, unsigned int virq,
331*4882a593Smuzhiyun 			 irq_hw_number_t hw)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	struct ics *ics;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	pr_devel("xics: map virq %d, hwirq 0x%lx\n", virq, hw);
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/*
338*4882a593Smuzhiyun 	 * Mark interrupts as edge sensitive by default so that resend
339*4882a593Smuzhiyun 	 * actually works. The device-tree parsing will turn the LSIs
340*4882a593Smuzhiyun 	 * back to level.
341*4882a593Smuzhiyun 	 */
342*4882a593Smuzhiyun 	irq_clear_status_flags(virq, IRQ_LEVEL);
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* Don't call into ICS for IPIs */
345*4882a593Smuzhiyun 	if (hw == XICS_IPI) {
346*4882a593Smuzhiyun 		irq_set_chip_and_handler(virq, &xics_ipi_chip,
347*4882a593Smuzhiyun 					 handle_percpu_irq);
348*4882a593Smuzhiyun 		return 0;
349*4882a593Smuzhiyun 	}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	/* Let the ICS setup the chip data */
352*4882a593Smuzhiyun 	list_for_each_entry(ics, &ics_list, link)
353*4882a593Smuzhiyun 		if (ics->map(ics, virq) == 0)
354*4882a593Smuzhiyun 			return 0;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	return -EINVAL;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
xics_host_xlate(struct irq_domain * h,struct device_node * ct,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_flags)359*4882a593Smuzhiyun static int xics_host_xlate(struct irq_domain *h, struct device_node *ct,
360*4882a593Smuzhiyun 			   const u32 *intspec, unsigned int intsize,
361*4882a593Smuzhiyun 			   irq_hw_number_t *out_hwirq, unsigned int *out_flags)
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	*out_hwirq = intspec[0];
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/*
367*4882a593Smuzhiyun 	 * If intsize is at least 2, we look for the type in the second cell,
368*4882a593Smuzhiyun 	 * we assume the LSB indicates a level interrupt.
369*4882a593Smuzhiyun 	 */
370*4882a593Smuzhiyun 	if (intsize > 1) {
371*4882a593Smuzhiyun 		if (intspec[1] & 1)
372*4882a593Smuzhiyun 			*out_flags = IRQ_TYPE_LEVEL_LOW;
373*4882a593Smuzhiyun 		else
374*4882a593Smuzhiyun 			*out_flags = IRQ_TYPE_EDGE_RISING;
375*4882a593Smuzhiyun 	} else
376*4882a593Smuzhiyun 		*out_flags = IRQ_TYPE_LEVEL_LOW;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun 
xics_set_irq_type(struct irq_data * d,unsigned int flow_type)381*4882a593Smuzhiyun int xics_set_irq_type(struct irq_data *d, unsigned int flow_type)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	/*
384*4882a593Smuzhiyun 	 * We only support these. This has really no effect other than setting
385*4882a593Smuzhiyun 	 * the corresponding descriptor bits mind you but those will in turn
386*4882a593Smuzhiyun 	 * affect the resend function when re-enabling an edge interrupt.
387*4882a593Smuzhiyun 	 *
388*4882a593Smuzhiyun 	 * Set set the default to edge as explained in map().
389*4882a593Smuzhiyun 	 */
390*4882a593Smuzhiyun 	if (flow_type == IRQ_TYPE_DEFAULT || flow_type == IRQ_TYPE_NONE)
391*4882a593Smuzhiyun 		flow_type = IRQ_TYPE_EDGE_RISING;
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 	if (flow_type != IRQ_TYPE_EDGE_RISING &&
394*4882a593Smuzhiyun 	    flow_type != IRQ_TYPE_LEVEL_LOW)
395*4882a593Smuzhiyun 		return -EINVAL;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	irqd_set_trigger_type(d, flow_type);
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	return IRQ_SET_MASK_OK_NOCOPY;
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun 
xics_retrigger(struct irq_data * data)402*4882a593Smuzhiyun int xics_retrigger(struct irq_data *data)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun 	/*
405*4882a593Smuzhiyun 	 * We need to push a dummy CPPR when retriggering, since the subsequent
406*4882a593Smuzhiyun 	 * EOI will try to pop it. Passing 0 works, as the function hard codes
407*4882a593Smuzhiyun 	 * the priority value anyway.
408*4882a593Smuzhiyun 	 */
409*4882a593Smuzhiyun 	xics_push_cppr(0);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* Tell the core to do a soft retrigger */
412*4882a593Smuzhiyun 	return 0;
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun static const struct irq_domain_ops xics_host_ops = {
416*4882a593Smuzhiyun 	.match = xics_host_match,
417*4882a593Smuzhiyun 	.map = xics_host_map,
418*4882a593Smuzhiyun 	.xlate = xics_host_xlate,
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
xics_init_host(void)421*4882a593Smuzhiyun static void __init xics_init_host(void)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	xics_host = irq_domain_add_tree(NULL, &xics_host_ops, NULL);
424*4882a593Smuzhiyun 	BUG_ON(xics_host == NULL);
425*4882a593Smuzhiyun 	irq_set_default_host(xics_host);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
xics_register_ics(struct ics * ics)428*4882a593Smuzhiyun void __init xics_register_ics(struct ics *ics)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	list_add(&ics->link, &ics_list);
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun 
xics_get_server_size(void)433*4882a593Smuzhiyun static void __init xics_get_server_size(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	struct device_node *np;
436*4882a593Smuzhiyun 	const __be32 *isize;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	/* We fetch the interrupt server size from the first ICS node
439*4882a593Smuzhiyun 	 * we find if any
440*4882a593Smuzhiyun 	 */
441*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "ibm,ppc-xics");
442*4882a593Smuzhiyun 	if (!np)
443*4882a593Smuzhiyun 		return;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	isize = of_get_property(np, "ibm,interrupt-server#-size", NULL);
446*4882a593Smuzhiyun 	if (isize)
447*4882a593Smuzhiyun 		xics_interrupt_server_size = be32_to_cpu(*isize);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	of_node_put(np);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
xics_init(void)452*4882a593Smuzhiyun void __init xics_init(void)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	int rc = -1;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/* Fist locate ICP */
457*4882a593Smuzhiyun 	if (firmware_has_feature(FW_FEATURE_LPAR))
458*4882a593Smuzhiyun 		rc = icp_hv_init();
459*4882a593Smuzhiyun 	if (rc < 0) {
460*4882a593Smuzhiyun 		rc = icp_native_init();
461*4882a593Smuzhiyun 		if (rc == -ENODEV)
462*4882a593Smuzhiyun 		    rc = icp_opal_init();
463*4882a593Smuzhiyun 	}
464*4882a593Smuzhiyun 	if (rc < 0) {
465*4882a593Smuzhiyun 		pr_warn("XICS: Cannot find a Presentation Controller !\n");
466*4882a593Smuzhiyun 		return;
467*4882a593Smuzhiyun 	}
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	/* Copy get_irq callback over to ppc_md */
470*4882a593Smuzhiyun 	ppc_md.get_irq = icp_ops->get_irq;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	/* Patch up IPI chip EOI */
473*4882a593Smuzhiyun 	xics_ipi_chip.irq_eoi = icp_ops->eoi;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Now locate ICS */
476*4882a593Smuzhiyun 	rc = ics_rtas_init();
477*4882a593Smuzhiyun 	if (rc < 0)
478*4882a593Smuzhiyun 		rc = ics_opal_init();
479*4882a593Smuzhiyun 	if (rc < 0)
480*4882a593Smuzhiyun 		pr_warn("XICS: Cannot find a Source Controller !\n");
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	/* Initialize common bits */
483*4882a593Smuzhiyun 	xics_get_server_size();
484*4882a593Smuzhiyun 	xics_update_irq_servers();
485*4882a593Smuzhiyun 	xics_init_host();
486*4882a593Smuzhiyun 	xics_setup_cpu();
487*4882a593Smuzhiyun }
488