xref: /OK3568_Linux_fs/kernel/arch/powerpc/sysdev/xics/ics-opal.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * ICS backend for OPAL managed interrupts.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2011 IBM Corp.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #undef DEBUG
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/irq.h>
13*4882a593Smuzhiyun #include <linux/smp.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/cpu.h>
17*4882a593Smuzhiyun #include <linux/of.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun #include <linux/msi.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <asm/prom.h>
22*4882a593Smuzhiyun #include <asm/smp.h>
23*4882a593Smuzhiyun #include <asm/machdep.h>
24*4882a593Smuzhiyun #include <asm/irq.h>
25*4882a593Smuzhiyun #include <asm/errno.h>
26*4882a593Smuzhiyun #include <asm/xics.h>
27*4882a593Smuzhiyun #include <asm/opal.h>
28*4882a593Smuzhiyun #include <asm/firmware.h>
29*4882a593Smuzhiyun 
ics_opal_mangle_server(int server)30*4882a593Smuzhiyun static int ics_opal_mangle_server(int server)
31*4882a593Smuzhiyun {
32*4882a593Smuzhiyun 	/* No link for now */
33*4882a593Smuzhiyun 	return server << 2;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun 
ics_opal_unmangle_server(int server)36*4882a593Smuzhiyun static int ics_opal_unmangle_server(int server)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	/* No link for now */
39*4882a593Smuzhiyun 	return server >> 2;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
ics_opal_unmask_irq(struct irq_data * d)42*4882a593Smuzhiyun static void ics_opal_unmask_irq(struct irq_data *d)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun 	unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
45*4882a593Smuzhiyun 	int64_t rc;
46*4882a593Smuzhiyun 	int server;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	pr_devel("ics-hal: unmask virq %d [hw 0x%x]\n", d->irq, hw_irq);
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (hw_irq == XICS_IPI || hw_irq == XICS_IRQ_SPURIOUS)
51*4882a593Smuzhiyun 		return;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	server = xics_get_irq_server(d->irq, irq_data_get_affinity_mask(d), 0);
54*4882a593Smuzhiyun 	server = ics_opal_mangle_server(server);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	rc = opal_set_xive(hw_irq, server, DEFAULT_PRIORITY);
57*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS)
58*4882a593Smuzhiyun 		pr_err("%s: opal_set_xive(irq=%d [hw 0x%x] server=%x)"
59*4882a593Smuzhiyun 		       " error %lld\n",
60*4882a593Smuzhiyun 		       __func__, d->irq, hw_irq, server, rc);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
ics_opal_startup(struct irq_data * d)63*4882a593Smuzhiyun static unsigned int ics_opal_startup(struct irq_data *d)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun #ifdef CONFIG_PCI_MSI
66*4882a593Smuzhiyun 	/*
67*4882a593Smuzhiyun 	 * The generic MSI code returns with the interrupt disabled on the
68*4882a593Smuzhiyun 	 * card, using the MSI mask bits. Firmware doesn't appear to unmask
69*4882a593Smuzhiyun 	 * at that level, so we do it here by hand.
70*4882a593Smuzhiyun 	 */
71*4882a593Smuzhiyun 	if (irq_data_get_msi_desc(d))
72*4882a593Smuzhiyun 		pci_msi_unmask_irq(d);
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	/* unmask it */
76*4882a593Smuzhiyun 	ics_opal_unmask_irq(d);
77*4882a593Smuzhiyun 	return 0;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
ics_opal_mask_real_irq(unsigned int hw_irq)80*4882a593Smuzhiyun static void ics_opal_mask_real_irq(unsigned int hw_irq)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	int server = ics_opal_mangle_server(xics_default_server);
83*4882a593Smuzhiyun 	int64_t rc;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (hw_irq == XICS_IPI)
86*4882a593Smuzhiyun 		return;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* Have to set XIVE to 0xff to be able to remove a slot */
89*4882a593Smuzhiyun 	rc = opal_set_xive(hw_irq, server, 0xff);
90*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS)
91*4882a593Smuzhiyun 		pr_err("%s: opal_set_xive(0xff) irq=%u returned %lld\n",
92*4882a593Smuzhiyun 		       __func__, hw_irq, rc);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
ics_opal_mask_irq(struct irq_data * d)95*4882a593Smuzhiyun static void ics_opal_mask_irq(struct irq_data *d)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	pr_devel("ics-hal: mask virq %d [hw 0x%x]\n", d->irq, hw_irq);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (hw_irq == XICS_IPI || hw_irq == XICS_IRQ_SPURIOUS)
102*4882a593Smuzhiyun 		return;
103*4882a593Smuzhiyun 	ics_opal_mask_real_irq(hw_irq);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
ics_opal_set_affinity(struct irq_data * d,const struct cpumask * cpumask,bool force)106*4882a593Smuzhiyun static int ics_opal_set_affinity(struct irq_data *d,
107*4882a593Smuzhiyun 				 const struct cpumask *cpumask,
108*4882a593Smuzhiyun 				 bool force)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
111*4882a593Smuzhiyun 	__be16 oserver;
112*4882a593Smuzhiyun 	int16_t server;
113*4882a593Smuzhiyun 	int8_t priority;
114*4882a593Smuzhiyun 	int64_t rc;
115*4882a593Smuzhiyun 	int wanted_server;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (hw_irq == XICS_IPI || hw_irq == XICS_IRQ_SPURIOUS)
118*4882a593Smuzhiyun 		return -1;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	rc = opal_get_xive(hw_irq, &oserver, &priority);
121*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS) {
122*4882a593Smuzhiyun 		pr_err("%s: opal_get_xive(irq=%d [hw 0x%x]) error %lld\n",
123*4882a593Smuzhiyun 		       __func__, d->irq, hw_irq, rc);
124*4882a593Smuzhiyun 		return -1;
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 	server = be16_to_cpu(oserver);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	wanted_server = xics_get_irq_server(d->irq, cpumask, 1);
129*4882a593Smuzhiyun 	if (wanted_server < 0) {
130*4882a593Smuzhiyun 		pr_warn("%s: No online cpus in the mask %*pb for irq %d\n",
131*4882a593Smuzhiyun 			__func__, cpumask_pr_args(cpumask), d->irq);
132*4882a593Smuzhiyun 		return -1;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 	server = ics_opal_mangle_server(wanted_server);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	pr_devel("ics-hal: set-affinity irq %d [hw 0x%x] server: 0x%x/0x%x\n",
137*4882a593Smuzhiyun 		 d->irq, hw_irq, wanted_server, server);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	rc = opal_set_xive(hw_irq, server, priority);
140*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS) {
141*4882a593Smuzhiyun 		pr_err("%s: opal_set_xive(irq=%d [hw 0x%x] server=%x)"
142*4882a593Smuzhiyun 		       " error %lld\n",
143*4882a593Smuzhiyun 		       __func__, d->irq, hw_irq, server, rc);
144*4882a593Smuzhiyun 		return -1;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 	return IRQ_SET_MASK_OK;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun static struct irq_chip ics_opal_irq_chip = {
150*4882a593Smuzhiyun 	.name = "OPAL ICS",
151*4882a593Smuzhiyun 	.irq_startup = ics_opal_startup,
152*4882a593Smuzhiyun 	.irq_mask = ics_opal_mask_irq,
153*4882a593Smuzhiyun 	.irq_unmask = ics_opal_unmask_irq,
154*4882a593Smuzhiyun 	.irq_eoi = NULL, /* Patched at init time */
155*4882a593Smuzhiyun 	.irq_set_affinity = ics_opal_set_affinity,
156*4882a593Smuzhiyun 	.irq_set_type = xics_set_irq_type,
157*4882a593Smuzhiyun 	.irq_retrigger = xics_retrigger,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun static int ics_opal_map(struct ics *ics, unsigned int virq);
161*4882a593Smuzhiyun static void ics_opal_mask_unknown(struct ics *ics, unsigned long vec);
162*4882a593Smuzhiyun static long ics_opal_get_server(struct ics *ics, unsigned long vec);
163*4882a593Smuzhiyun 
ics_opal_host_match(struct ics * ics,struct device_node * node)164*4882a593Smuzhiyun static int ics_opal_host_match(struct ics *ics, struct device_node *node)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	return 1;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* Only one global & state struct ics */
170*4882a593Smuzhiyun static struct ics ics_hal = {
171*4882a593Smuzhiyun 	.map		= ics_opal_map,
172*4882a593Smuzhiyun 	.mask_unknown	= ics_opal_mask_unknown,
173*4882a593Smuzhiyun 	.get_server	= ics_opal_get_server,
174*4882a593Smuzhiyun 	.host_match	= ics_opal_host_match,
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
ics_opal_map(struct ics * ics,unsigned int virq)177*4882a593Smuzhiyun static int ics_opal_map(struct ics *ics, unsigned int virq)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	unsigned int hw_irq = (unsigned int)virq_to_hw(virq);
180*4882a593Smuzhiyun 	int64_t rc;
181*4882a593Smuzhiyun 	__be16 server;
182*4882a593Smuzhiyun 	int8_t priority;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (WARN_ON(hw_irq == XICS_IPI || hw_irq == XICS_IRQ_SPURIOUS))
185*4882a593Smuzhiyun 		return -EINVAL;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* Check if HAL knows about this interrupt */
188*4882a593Smuzhiyun 	rc = opal_get_xive(hw_irq, &server, &priority);
189*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS)
190*4882a593Smuzhiyun 		return -ENXIO;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	irq_set_chip_and_handler(virq, &ics_opal_irq_chip, handle_fasteoi_irq);
193*4882a593Smuzhiyun 	irq_set_chip_data(virq, &ics_hal);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
ics_opal_mask_unknown(struct ics * ics,unsigned long vec)198*4882a593Smuzhiyun static void ics_opal_mask_unknown(struct ics *ics, unsigned long vec)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	int64_t rc;
201*4882a593Smuzhiyun 	__be16 server;
202*4882a593Smuzhiyun 	int8_t priority;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Check if HAL knows about this interrupt */
205*4882a593Smuzhiyun 	rc = opal_get_xive(vec, &server, &priority);
206*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS)
207*4882a593Smuzhiyun 		return;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	ics_opal_mask_real_irq(vec);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
ics_opal_get_server(struct ics * ics,unsigned long vec)212*4882a593Smuzhiyun static long ics_opal_get_server(struct ics *ics, unsigned long vec)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	int64_t rc;
215*4882a593Smuzhiyun 	__be16 server;
216*4882a593Smuzhiyun 	int8_t priority;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Check if HAL knows about this interrupt */
219*4882a593Smuzhiyun 	rc = opal_get_xive(vec, &server, &priority);
220*4882a593Smuzhiyun 	if (rc != OPAL_SUCCESS)
221*4882a593Smuzhiyun 		return -1;
222*4882a593Smuzhiyun 	return ics_opal_unmangle_server(be16_to_cpu(server));
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
ics_opal_init(void)225*4882a593Smuzhiyun int __init ics_opal_init(void)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	if (!firmware_has_feature(FW_FEATURE_OPAL))
228*4882a593Smuzhiyun 		return -ENODEV;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	/* We need to patch our irq chip's EOI to point to the
231*4882a593Smuzhiyun 	 * right ICP
232*4882a593Smuzhiyun 	 */
233*4882a593Smuzhiyun 	ics_opal_irq_chip.irq_eoi = icp_ops->eoi;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* Register ourselves */
236*4882a593Smuzhiyun 	xics_register_ics(&ics_hal);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	pr_info("ICS OPAL backend registered\n");
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	return 0;
241*4882a593Smuzhiyun }
242