xref: /OK3568_Linux_fs/kernel/arch/powerpc/sysdev/tsi108_pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Common routines for Tundra Semiconductor TSI108 host bridge.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * 2004-2005 (c) Tundra Semiconductor Corp.
6*4882a593Smuzhiyun  * Author: Alex Bounine (alexandreb@tundra.com)
7*4882a593Smuzhiyun  * Author: Roy Zang (tie-fei.zang@freescale.com)
8*4882a593Smuzhiyun  * 	   Add pci interrupt router host
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/irq.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <asm/byteorder.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/irq.h>
20*4882a593Smuzhiyun #include <linux/uaccess.h>
21*4882a593Smuzhiyun #include <asm/machdep.h>
22*4882a593Smuzhiyun #include <asm/pci-bridge.h>
23*4882a593Smuzhiyun #include <asm/tsi108.h>
24*4882a593Smuzhiyun #include <asm/tsi108_pci.h>
25*4882a593Smuzhiyun #include <asm/tsi108_irq.h>
26*4882a593Smuzhiyun #include <asm/prom.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #undef DEBUG
29*4882a593Smuzhiyun #ifdef DEBUG
30*4882a593Smuzhiyun #define DBG(x...) printk(x)
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #define DBG(x...)
33*4882a593Smuzhiyun #endif
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define tsi_mk_config_addr(bus, devfunc, offset) \
36*4882a593Smuzhiyun 	((((bus)<<16) | ((devfunc)<<8) | (offset & 0xfc)) + tsi108_pci_cfg_base)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun u32 tsi108_pci_cfg_base;
39*4882a593Smuzhiyun static u32 tsi108_pci_cfg_phys;
40*4882a593Smuzhiyun u32 tsi108_csr_vir_base;
41*4882a593Smuzhiyun static struct irq_domain *pci_irq_host;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun extern u32 get_vir_csrbase(void);
44*4882a593Smuzhiyun extern u32 tsi108_read_reg(u32 reg_offset);
45*4882a593Smuzhiyun extern void tsi108_write_reg(u32 reg_offset, u32 val);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun int
tsi108_direct_write_config(struct pci_bus * bus,unsigned int devfunc,int offset,int len,u32 val)48*4882a593Smuzhiyun tsi108_direct_write_config(struct pci_bus *bus, unsigned int devfunc,
49*4882a593Smuzhiyun 			   int offset, int len, u32 val)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	volatile unsigned char *cfg_addr;
52*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	if (ppc_md.pci_exclude_device)
55*4882a593Smuzhiyun 		if (ppc_md.pci_exclude_device(hose, bus->number, devfunc))
56*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
59*4882a593Smuzhiyun 							devfunc, offset) |
60*4882a593Smuzhiyun 							(offset & 0x03));
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #ifdef DEBUG
63*4882a593Smuzhiyun 	printk("PCI CFG write : ");
64*4882a593Smuzhiyun 	printk("%d:0x%x:0x%x ", bus->number, devfunc, offset);
65*4882a593Smuzhiyun 	printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
66*4882a593Smuzhiyun 	printk("data = 0x%08x\n", val);
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	switch (len) {
70*4882a593Smuzhiyun 	case 1:
71*4882a593Smuzhiyun 		out_8((u8 *) cfg_addr, val);
72*4882a593Smuzhiyun 		break;
73*4882a593Smuzhiyun 	case 2:
74*4882a593Smuzhiyun 		out_le16((u16 *) cfg_addr, val);
75*4882a593Smuzhiyun 		break;
76*4882a593Smuzhiyun 	default:
77*4882a593Smuzhiyun 		out_le32((u32 *) cfg_addr, val);
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
tsi108_clear_pci_error(u32 pci_cfg_base)84*4882a593Smuzhiyun void tsi108_clear_pci_error(u32 pci_cfg_base)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun 	u32 err_stat, err_addr, pci_stat;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/*
89*4882a593Smuzhiyun 	 * Quietly clear PB and PCI error flags set as result
90*4882a593Smuzhiyun 	 * of PCI/X configuration read requests.
91*4882a593Smuzhiyun 	 */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* Read PB Error Log Registers */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	err_stat = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS);
96*4882a593Smuzhiyun 	err_addr = tsi108_read_reg(TSI108_PB_OFFSET + TSI108_PB_AERR);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	if (err_stat & TSI108_PB_ERRCS_ES) {
99*4882a593Smuzhiyun 		/* Clear error flag */
100*4882a593Smuzhiyun 		tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ERRCS,
101*4882a593Smuzhiyun 				 TSI108_PB_ERRCS_ES);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 		/* Clear read error reported in PB_ISR */
104*4882a593Smuzhiyun 		tsi108_write_reg(TSI108_PB_OFFSET + TSI108_PB_ISR,
105*4882a593Smuzhiyun 				 TSI108_PB_ISR_PBS_RD_ERR);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 		/* Clear PCI/X bus cfg errors if applicable */
108*4882a593Smuzhiyun 		if ((err_addr & 0xFF000000) == pci_cfg_base) {
109*4882a593Smuzhiyun 			pci_stat =
110*4882a593Smuzhiyun 			    tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR);
111*4882a593Smuzhiyun 			tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_CSR,
112*4882a593Smuzhiyun 					 pci_stat);
113*4882a593Smuzhiyun 		}
114*4882a593Smuzhiyun 	}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define __tsi108_read_pci_config(x, addr, op)		\
120*4882a593Smuzhiyun 	__asm__ __volatile__(				\
121*4882a593Smuzhiyun 		"	"op" %0,0,%1\n"		\
122*4882a593Smuzhiyun 		"1:	eieio\n"			\
123*4882a593Smuzhiyun 		"2:\n"					\
124*4882a593Smuzhiyun 		".section .fixup,\"ax\"\n"		\
125*4882a593Smuzhiyun 		"3:	li %0,-1\n"			\
126*4882a593Smuzhiyun 		"	b 2b\n"				\
127*4882a593Smuzhiyun 		".previous\n"				\
128*4882a593Smuzhiyun 		EX_TABLE(1b, 3b)			\
129*4882a593Smuzhiyun 		: "=r"(x) : "r"(addr))
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun int
tsi108_direct_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)132*4882a593Smuzhiyun tsi108_direct_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
133*4882a593Smuzhiyun 			  int len, u32 * val)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	volatile unsigned char *cfg_addr;
136*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
137*4882a593Smuzhiyun 	u32 temp;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	if (ppc_md.pci_exclude_device)
140*4882a593Smuzhiyun 		if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
141*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	cfg_addr = (unsigned char *)(tsi_mk_config_addr(bus->number,
144*4882a593Smuzhiyun 							devfn,
145*4882a593Smuzhiyun 							offset) | (offset &
146*4882a593Smuzhiyun 								   0x03));
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	switch (len) {
149*4882a593Smuzhiyun 	case 1:
150*4882a593Smuzhiyun 		__tsi108_read_pci_config(temp, cfg_addr, "lbzx");
151*4882a593Smuzhiyun 		break;
152*4882a593Smuzhiyun 	case 2:
153*4882a593Smuzhiyun 		__tsi108_read_pci_config(temp, cfg_addr, "lhbrx");
154*4882a593Smuzhiyun 		break;
155*4882a593Smuzhiyun 	default:
156*4882a593Smuzhiyun 		__tsi108_read_pci_config(temp, cfg_addr, "lwbrx");
157*4882a593Smuzhiyun 		break;
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	*val = temp;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #ifdef DEBUG
163*4882a593Smuzhiyun 	if ((0xFFFFFFFF != temp) && (0xFFFF != temp) && (0xFF != temp)) {
164*4882a593Smuzhiyun 		printk("PCI CFG read : ");
165*4882a593Smuzhiyun 		printk("%d:0x%x:0x%x ", bus->number, devfn, offset);
166*4882a593Smuzhiyun 		printk("%d ADDR=0x%08x ", len, (uint) cfg_addr);
167*4882a593Smuzhiyun 		printk("data = 0x%x\n", *val);
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun #endif
170*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
tsi108_clear_pci_cfg_error(void)173*4882a593Smuzhiyun void tsi108_clear_pci_cfg_error(void)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	tsi108_clear_pci_error(tsi108_pci_cfg_phys);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun static struct pci_ops tsi108_direct_pci_ops = {
179*4882a593Smuzhiyun 	.read = tsi108_direct_read_config,
180*4882a593Smuzhiyun 	.write = tsi108_direct_write_config,
181*4882a593Smuzhiyun };
182*4882a593Smuzhiyun 
tsi108_setup_pci(struct device_node * dev,u32 cfg_phys,int primary)183*4882a593Smuzhiyun int __init tsi108_setup_pci(struct device_node *dev, u32 cfg_phys, int primary)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int len;
186*4882a593Smuzhiyun 	struct pci_controller *hose;
187*4882a593Smuzhiyun 	struct resource rsrc;
188*4882a593Smuzhiyun 	const int *bus_range;
189*4882a593Smuzhiyun 	int has_address = 0;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/* PCI Config mapping */
192*4882a593Smuzhiyun 	tsi108_pci_cfg_base = (u32)ioremap(cfg_phys, TSI108_PCI_CFG_SIZE);
193*4882a593Smuzhiyun 	tsi108_pci_cfg_phys = cfg_phys;
194*4882a593Smuzhiyun 	DBG("TSI_PCI: %s tsi108_pci_cfg_base=0x%x\n", __func__,
195*4882a593Smuzhiyun 	    tsi108_pci_cfg_base);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Fetch host bridge registers address */
198*4882a593Smuzhiyun 	has_address = (of_address_to_resource(dev, 0, &rsrc) == 0);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Get bus range if any */
201*4882a593Smuzhiyun 	bus_range = of_get_property(dev, "bus-range", &len);
202*4882a593Smuzhiyun 	if (bus_range == NULL || len < 2 * sizeof(int)) {
203*4882a593Smuzhiyun 		printk(KERN_WARNING "Can't get bus-range for %pOF, assume"
204*4882a593Smuzhiyun 		       " bus 0\n", dev);
205*4882a593Smuzhiyun 	}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	hose = pcibios_alloc_controller(dev);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	if (!hose) {
210*4882a593Smuzhiyun 		printk("PCI Host bridge init failed\n");
211*4882a593Smuzhiyun 		return -ENOMEM;
212*4882a593Smuzhiyun 	}
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	hose->first_busno = bus_range ? bus_range[0] : 0;
215*4882a593Smuzhiyun 	hose->last_busno = bus_range ? bus_range[1] : 0xff;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	(hose)->ops = &tsi108_direct_pci_ops;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	printk(KERN_INFO "Found tsi108 PCI host bridge at 0x%08x. "
220*4882a593Smuzhiyun 	       "Firmware bus number: %d->%d\n",
221*4882a593Smuzhiyun 	       rsrc.start, hose->first_busno, hose->last_busno);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Interpret the "ranges" property */
224*4882a593Smuzhiyun 	/* This also maps the I/O region and sets isa_io/mem_base */
225*4882a593Smuzhiyun 	pci_process_bridge_OF_ranges(hose, dev, primary);
226*4882a593Smuzhiyun 	return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  * Low level utility functions
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun 
tsi108_pci_int_mask(u_int irq)233*4882a593Smuzhiyun static void tsi108_pci_int_mask(u_int irq)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	u_int irp_cfg;
236*4882a593Smuzhiyun 	int int_line = (irq - IRQ_PCI_INTAD_BASE);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
239*4882a593Smuzhiyun 	mb();
240*4882a593Smuzhiyun 	irp_cfg |= (1 << int_line);	/* INTx_DIR = output */
241*4882a593Smuzhiyun 	irp_cfg &= ~(3 << (8 + (int_line * 2)));	/* INTx_TYPE = unused */
242*4882a593Smuzhiyun 	tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
243*4882a593Smuzhiyun 	mb();
244*4882a593Smuzhiyun 	irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun 
tsi108_pci_int_unmask(u_int irq)247*4882a593Smuzhiyun static void tsi108_pci_int_unmask(u_int irq)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	u_int irp_cfg;
250*4882a593Smuzhiyun 	int int_line = (irq - IRQ_PCI_INTAD_BASE);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	irp_cfg = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
253*4882a593Smuzhiyun 	mb();
254*4882a593Smuzhiyun 	irp_cfg &= ~(1 << int_line);
255*4882a593Smuzhiyun 	irp_cfg |= (3 << (8 + (int_line * 2)));
256*4882a593Smuzhiyun 	tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL, irp_cfg);
257*4882a593Smuzhiyun 	mb();
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
init_pci_source(void)260*4882a593Smuzhiyun static void init_pci_source(void)
261*4882a593Smuzhiyun {
262*4882a593Smuzhiyun 	tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL,
263*4882a593Smuzhiyun 			0x0000ff00);
264*4882a593Smuzhiyun 	tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
265*4882a593Smuzhiyun 			TSI108_PCI_IRP_ENABLE_P_INT);
266*4882a593Smuzhiyun 	mb();
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun 
get_pci_source(void)269*4882a593Smuzhiyun static inline unsigned int get_pci_source(void)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	u_int temp = 0;
272*4882a593Smuzhiyun 	int irq = -1;
273*4882a593Smuzhiyun 	int i;
274*4882a593Smuzhiyun 	u_int pci_irp_stat;
275*4882a593Smuzhiyun 	static int mask = 0;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	/* Read PCI/X block interrupt status register */
278*4882a593Smuzhiyun 	pci_irp_stat = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
279*4882a593Smuzhiyun 	mb();
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	if (pci_irp_stat & TSI108_PCI_IRP_STAT_P_INT) {
282*4882a593Smuzhiyun 		/* Process Interrupt from PCI bus INTA# - INTD# lines */
283*4882a593Smuzhiyun 		temp =
284*4882a593Smuzhiyun 		    tsi108_read_reg(TSI108_PCI_OFFSET +
285*4882a593Smuzhiyun 				    TSI108_PCI_IRP_INTAD) & 0xf;
286*4882a593Smuzhiyun 		mb();
287*4882a593Smuzhiyun 		for (i = 0; i < 4; i++, mask++) {
288*4882a593Smuzhiyun 			if (temp & (1 << mask % 4)) {
289*4882a593Smuzhiyun 				irq = IRQ_PCI_INTA + mask % 4;
290*4882a593Smuzhiyun 				mask++;
291*4882a593Smuzhiyun 				break;
292*4882a593Smuzhiyun 			}
293*4882a593Smuzhiyun 		}
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 		/* Disable interrupts from PCI block */
296*4882a593Smuzhiyun 		temp = tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
297*4882a593Smuzhiyun 		tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
298*4882a593Smuzhiyun 				temp & ~TSI108_PCI_IRP_ENABLE_P_INT);
299*4882a593Smuzhiyun 		mb();
300*4882a593Smuzhiyun 		(void)tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
301*4882a593Smuzhiyun 		mb();
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun #ifdef DEBUG
304*4882a593Smuzhiyun 	else {
305*4882a593Smuzhiyun 		printk("TSI108_PIC: error in TSI108_PCI_IRP_STAT\n");
306*4882a593Smuzhiyun 		pci_irp_stat =
307*4882a593Smuzhiyun 		    tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_STAT);
308*4882a593Smuzhiyun 		temp =
309*4882a593Smuzhiyun 		    tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_INTAD);
310*4882a593Smuzhiyun 		mb();
311*4882a593Smuzhiyun 		printk(">> stat=0x%08x intad=0x%08x ", pci_irp_stat, temp);
312*4882a593Smuzhiyun 		temp =
313*4882a593Smuzhiyun 		    tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_CFG_CTL);
314*4882a593Smuzhiyun 		mb();
315*4882a593Smuzhiyun 		printk("cfg_ctl=0x%08x ", temp);
316*4882a593Smuzhiyun 		temp =
317*4882a593Smuzhiyun 		    tsi108_read_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE);
318*4882a593Smuzhiyun 		mb();
319*4882a593Smuzhiyun 		printk("irp_enable=0x%08x\n", temp);
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun #endif	/* end of DEBUG */
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	return irq;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun  * Linux descriptor level callbacks
329*4882a593Smuzhiyun  */
330*4882a593Smuzhiyun 
tsi108_pci_irq_unmask(struct irq_data * d)331*4882a593Smuzhiyun static void tsi108_pci_irq_unmask(struct irq_data *d)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	tsi108_pci_int_unmask(d->irq);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	/* Enable interrupts from PCI block */
336*4882a593Smuzhiyun 	tsi108_write_reg(TSI108_PCI_OFFSET + TSI108_PCI_IRP_ENABLE,
337*4882a593Smuzhiyun 			 tsi108_read_reg(TSI108_PCI_OFFSET +
338*4882a593Smuzhiyun 					 TSI108_PCI_IRP_ENABLE) |
339*4882a593Smuzhiyun 			 TSI108_PCI_IRP_ENABLE_P_INT);
340*4882a593Smuzhiyun 	mb();
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
tsi108_pci_irq_mask(struct irq_data * d)343*4882a593Smuzhiyun static void tsi108_pci_irq_mask(struct irq_data *d)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	tsi108_pci_int_mask(d->irq);
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
tsi108_pci_irq_ack(struct irq_data * d)348*4882a593Smuzhiyun static void tsi108_pci_irq_ack(struct irq_data *d)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun 	tsi108_pci_int_mask(d->irq);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /*
354*4882a593Smuzhiyun  * Interrupt controller descriptor for cascaded PCI interrupt controller.
355*4882a593Smuzhiyun  */
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun static struct irq_chip tsi108_pci_irq = {
358*4882a593Smuzhiyun 	.name = "tsi108_PCI_int",
359*4882a593Smuzhiyun 	.irq_mask = tsi108_pci_irq_mask,
360*4882a593Smuzhiyun 	.irq_ack = tsi108_pci_irq_ack,
361*4882a593Smuzhiyun 	.irq_unmask = tsi108_pci_irq_unmask,
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
pci_irq_host_xlate(struct irq_domain * h,struct device_node * ct,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_flags)364*4882a593Smuzhiyun static int pci_irq_host_xlate(struct irq_domain *h, struct device_node *ct,
365*4882a593Smuzhiyun 			    const u32 *intspec, unsigned int intsize,
366*4882a593Smuzhiyun 			    irq_hw_number_t *out_hwirq, unsigned int *out_flags)
367*4882a593Smuzhiyun {
368*4882a593Smuzhiyun 	*out_hwirq = intspec[0];
369*4882a593Smuzhiyun 	*out_flags = IRQ_TYPE_LEVEL_HIGH;
370*4882a593Smuzhiyun 	return 0;
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
pci_irq_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)373*4882a593Smuzhiyun static int pci_irq_host_map(struct irq_domain *h, unsigned int virq,
374*4882a593Smuzhiyun 			  irq_hw_number_t hw)
375*4882a593Smuzhiyun {	unsigned int irq;
376*4882a593Smuzhiyun 	DBG("%s(%d, 0x%lx)\n", __func__, virq, hw);
377*4882a593Smuzhiyun 	if ((virq >= 1) && (virq <= 4)){
378*4882a593Smuzhiyun 		irq = virq + IRQ_PCI_INTAD_BASE - 1;
379*4882a593Smuzhiyun 		irq_set_status_flags(irq, IRQ_LEVEL);
380*4882a593Smuzhiyun 		irq_set_chip(irq, &tsi108_pci_irq);
381*4882a593Smuzhiyun 	}
382*4882a593Smuzhiyun 	return 0;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun static const struct irq_domain_ops pci_irq_domain_ops = {
386*4882a593Smuzhiyun 	.map = pci_irq_host_map,
387*4882a593Smuzhiyun 	.xlate = pci_irq_host_xlate,
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun  * Exported functions
392*4882a593Smuzhiyun  */
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /*
395*4882a593Smuzhiyun  * The Tsi108 PCI interrupts initialization routine.
396*4882a593Smuzhiyun  *
397*4882a593Smuzhiyun  * The INTA# - INTD# interrupts on the PCI bus are reported by the PCI block
398*4882a593Smuzhiyun  * to the MPIC using single interrupt source (IRQ_TSI108_PCI). Therefore the
399*4882a593Smuzhiyun  * PCI block has to be treated as a cascaded interrupt controller connected
400*4882a593Smuzhiyun  * to the MPIC.
401*4882a593Smuzhiyun  */
402*4882a593Smuzhiyun 
tsi108_pci_int_init(struct device_node * node)403*4882a593Smuzhiyun void __init tsi108_pci_int_init(struct device_node *node)
404*4882a593Smuzhiyun {
405*4882a593Smuzhiyun 	DBG("Tsi108_pci_int_init: initializing PCI interrupts\n");
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 	pci_irq_host = irq_domain_add_legacy_isa(node, &pci_irq_domain_ops, NULL);
408*4882a593Smuzhiyun 	if (pci_irq_host == NULL) {
409*4882a593Smuzhiyun 		printk(KERN_ERR "pci_irq_host: failed to allocate irq domain!\n");
410*4882a593Smuzhiyun 		return;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	init_pci_source();
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun 
tsi108_irq_cascade(struct irq_desc * desc)416*4882a593Smuzhiyun void tsi108_irq_cascade(struct irq_desc *desc)
417*4882a593Smuzhiyun {
418*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
419*4882a593Smuzhiyun 	unsigned int cascade_irq = get_pci_source();
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	if (cascade_irq)
422*4882a593Smuzhiyun 		generic_handle_irq(cascade_irq);
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	chip->irq_eoi(&desc->irq_data);
425*4882a593Smuzhiyun }
426