xref: /OK3568_Linux_fs/kernel/arch/powerpc/sysdev/indirect_pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Support for indirect PCI bridges.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 1998 Gabriel Paubert.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/pci.h>
10*4882a593Smuzhiyun #include <linux/delay.h>
11*4882a593Smuzhiyun #include <linux/string.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <asm/prom.h>
16*4882a593Smuzhiyun #include <asm/pci-bridge.h>
17*4882a593Smuzhiyun #include <asm/machdep.h>
18*4882a593Smuzhiyun 
__indirect_read_config(struct pci_controller * hose,unsigned char bus_number,unsigned int devfn,int offset,int len,u32 * val)19*4882a593Smuzhiyun int __indirect_read_config(struct pci_controller *hose,
20*4882a593Smuzhiyun 			   unsigned char bus_number, unsigned int devfn,
21*4882a593Smuzhiyun 			   int offset, int len, u32 *val)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	volatile void __iomem *cfg_data;
24*4882a593Smuzhiyun 	u8 cfg_type = 0;
25*4882a593Smuzhiyun 	u32 bus_no, reg;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
28*4882a593Smuzhiyun 		if (bus_number != hose->first_busno)
29*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
30*4882a593Smuzhiyun 		if (devfn != 0)
31*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
32*4882a593Smuzhiyun 	}
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	if (ppc_md.pci_exclude_device)
35*4882a593Smuzhiyun 		if (ppc_md.pci_exclude_device(hose, bus_number, devfn))
36*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
39*4882a593Smuzhiyun 		if (bus_number != hose->first_busno)
40*4882a593Smuzhiyun 			cfg_type = 1;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	bus_no = (bus_number == hose->first_busno) ?
43*4882a593Smuzhiyun 			hose->self_busno : bus_number;
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
46*4882a593Smuzhiyun 		reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
47*4882a593Smuzhiyun 	else
48*4882a593Smuzhiyun 		reg = offset & 0xfc;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
51*4882a593Smuzhiyun 		out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
52*4882a593Smuzhiyun 			 (devfn << 8) | reg | cfg_type));
53*4882a593Smuzhiyun 	else
54*4882a593Smuzhiyun 		out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
55*4882a593Smuzhiyun 			 (devfn << 8) | reg | cfg_type));
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun 	/*
58*4882a593Smuzhiyun 	 * Note: the caller has already checked that offset is
59*4882a593Smuzhiyun 	 * suitably aligned and that len is 1, 2 or 4.
60*4882a593Smuzhiyun 	 */
61*4882a593Smuzhiyun 	cfg_data = hose->cfg_data + (offset & 3);
62*4882a593Smuzhiyun 	switch (len) {
63*4882a593Smuzhiyun 	case 1:
64*4882a593Smuzhiyun 		*val = in_8(cfg_data);
65*4882a593Smuzhiyun 		break;
66*4882a593Smuzhiyun 	case 2:
67*4882a593Smuzhiyun 		*val = in_le16(cfg_data);
68*4882a593Smuzhiyun 		break;
69*4882a593Smuzhiyun 	default:
70*4882a593Smuzhiyun 		*val = in_le32(cfg_data);
71*4882a593Smuzhiyun 		break;
72*4882a593Smuzhiyun 	}
73*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun 
indirect_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)76*4882a593Smuzhiyun int indirect_read_config(struct pci_bus *bus, unsigned int devfn,
77*4882a593Smuzhiyun 			 int offset, int len, u32 *val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return __indirect_read_config(hose, bus->number, devfn, offset, len,
82*4882a593Smuzhiyun 				      val);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
indirect_write_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 val)85*4882a593Smuzhiyun int indirect_write_config(struct pci_bus *bus, unsigned int devfn,
86*4882a593Smuzhiyun 			  int offset, int len, u32 val)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct pci_controller *hose = pci_bus_to_host(bus);
89*4882a593Smuzhiyun 	volatile void __iomem *cfg_data;
90*4882a593Smuzhiyun 	u8 cfg_type = 0;
91*4882a593Smuzhiyun 	u32 bus_no, reg;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK) {
94*4882a593Smuzhiyun 		if (bus->number != hose->first_busno)
95*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
96*4882a593Smuzhiyun 		if (devfn != 0)
97*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	if (ppc_md.pci_exclude_device)
101*4882a593Smuzhiyun 		if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
102*4882a593Smuzhiyun 			return PCIBIOS_DEVICE_NOT_FOUND;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_SET_CFG_TYPE)
105*4882a593Smuzhiyun 		if (bus->number != hose->first_busno)
106*4882a593Smuzhiyun 			cfg_type = 1;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	bus_no = (bus->number == hose->first_busno) ?
109*4882a593Smuzhiyun 			hose->self_busno : bus->number;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_EXT_REG)
112*4882a593Smuzhiyun 		reg = ((offset & 0xf00) << 16) | (offset & 0xfc);
113*4882a593Smuzhiyun 	else
114*4882a593Smuzhiyun 		reg = offset & 0xfc;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_BIG_ENDIAN)
117*4882a593Smuzhiyun 		out_be32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
118*4882a593Smuzhiyun 			 (devfn << 8) | reg | cfg_type));
119*4882a593Smuzhiyun 	else
120*4882a593Smuzhiyun 		out_le32(hose->cfg_addr, (0x80000000 | (bus_no << 16) |
121*4882a593Smuzhiyun 			 (devfn << 8) | reg | cfg_type));
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* suppress setting of PCI_PRIMARY_BUS */
124*4882a593Smuzhiyun 	if (hose->indirect_type & PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS)
125*4882a593Smuzhiyun 		if ((offset == PCI_PRIMARY_BUS) &&
126*4882a593Smuzhiyun 			(bus->number == hose->first_busno))
127*4882a593Smuzhiyun 		val &= 0xffffff00;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/* Workaround for PCI_28 Errata in 440EPx/GRx */
130*4882a593Smuzhiyun 	if ((hose->indirect_type & PPC_INDIRECT_TYPE_BROKEN_MRM) &&
131*4882a593Smuzhiyun 			offset == PCI_CACHE_LINE_SIZE) {
132*4882a593Smuzhiyun 		val = 0;
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/*
136*4882a593Smuzhiyun 	 * Note: the caller has already checked that offset is
137*4882a593Smuzhiyun 	 * suitably aligned and that len is 1, 2 or 4.
138*4882a593Smuzhiyun 	 */
139*4882a593Smuzhiyun 	cfg_data = hose->cfg_data + (offset & 3);
140*4882a593Smuzhiyun 	switch (len) {
141*4882a593Smuzhiyun 	case 1:
142*4882a593Smuzhiyun 		out_8(cfg_data, val);
143*4882a593Smuzhiyun 		break;
144*4882a593Smuzhiyun 	case 2:
145*4882a593Smuzhiyun 		out_le16(cfg_data, val);
146*4882a593Smuzhiyun 		break;
147*4882a593Smuzhiyun 	default:
148*4882a593Smuzhiyun 		out_le32(cfg_data, val);
149*4882a593Smuzhiyun 		break;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun static struct pci_ops indirect_pci_ops =
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	.read = indirect_read_config,
157*4882a593Smuzhiyun 	.write = indirect_write_config,
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun 
setup_indirect_pci(struct pci_controller * hose,resource_size_t cfg_addr,resource_size_t cfg_data,u32 flags)160*4882a593Smuzhiyun void setup_indirect_pci(struct pci_controller *hose, resource_size_t cfg_addr,
161*4882a593Smuzhiyun 			resource_size_t cfg_data, u32 flags)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun 	resource_size_t base = cfg_addr & PAGE_MASK;
164*4882a593Smuzhiyun 	void __iomem *mbase;
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	mbase = ioremap(base, PAGE_SIZE);
167*4882a593Smuzhiyun 	hose->cfg_addr = mbase + (cfg_addr & ~PAGE_MASK);
168*4882a593Smuzhiyun 	if ((cfg_data & PAGE_MASK) != base)
169*4882a593Smuzhiyun 		mbase = ioremap(cfg_data & PAGE_MASK, PAGE_SIZE);
170*4882a593Smuzhiyun 	hose->cfg_data = mbase + (cfg_data & ~PAGE_MASK);
171*4882a593Smuzhiyun 	hose->ops = &indirect_pci_ops;
172*4882a593Smuzhiyun 	hose->indirect_type = flags;
173*4882a593Smuzhiyun }
174