xref: /OK3568_Linux_fs/kernel/arch/powerpc/sysdev/fsl_rio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Freescale MPC85xx/MPC86xx RapidIO support
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2009 Sysgo AG
6*4882a593Smuzhiyun  * Thomas Moll <thomas.moll@sysgo.com>
7*4882a593Smuzhiyun  * - fixed maintenance access routines, check for aligned access
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Copyright 2009 Integrated Device Technology, Inc.
10*4882a593Smuzhiyun  * Alex Bounine <alexandre.bounine@idt.com>
11*4882a593Smuzhiyun  * - Added Port-Write message handling
12*4882a593Smuzhiyun  * - Added Machine Check exception handling
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Copyright (C) 2007, 2008, 2010, 2011 Freescale Semiconductor, Inc.
15*4882a593Smuzhiyun  * Zhang Wei <wei.zhang@freescale.com>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Copyright 2005 MontaVista Software, Inc.
18*4882a593Smuzhiyun  * Matt Porter <mporter@kernel.crashing.org>
19*4882a593Smuzhiyun  */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/extable.h>
23*4882a593Smuzhiyun #include <linux/types.h>
24*4882a593Smuzhiyun #include <linux/dma-mapping.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/device.h>
27*4882a593Smuzhiyun #include <linux/of_address.h>
28*4882a593Smuzhiyun #include <linux/of_irq.h>
29*4882a593Smuzhiyun #include <linux/of_platform.h>
30*4882a593Smuzhiyun #include <linux/delay.h>
31*4882a593Smuzhiyun #include <linux/slab.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #include <linux/io.h>
34*4882a593Smuzhiyun #include <linux/uaccess.h>
35*4882a593Smuzhiyun #include <asm/machdep.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "fsl_rio.h"
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #undef DEBUG_PW	/* Port-Write debugging */
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define RIO_PORT1_EDCSR		0x0640
42*4882a593Smuzhiyun #define RIO_PORT2_EDCSR		0x0680
43*4882a593Smuzhiyun #define RIO_PORT1_IECSR		0x10130
44*4882a593Smuzhiyun #define RIO_PORT2_IECSR		0x101B0
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define RIO_GCCSR		0x13c
47*4882a593Smuzhiyun #define RIO_ESCSR		0x158
48*4882a593Smuzhiyun #define ESCSR_CLEAR		0x07120204
49*4882a593Smuzhiyun #define RIO_PORT2_ESCSR		0x178
50*4882a593Smuzhiyun #define RIO_CCSR		0x15c
51*4882a593Smuzhiyun #define RIO_LTLEDCSR_IER	0x80000000
52*4882a593Smuzhiyun #define RIO_LTLEDCSR_PRT	0x01000000
53*4882a593Smuzhiyun #define IECSR_CLEAR		0x80000000
54*4882a593Smuzhiyun #define RIO_ISR_AACR		0x10120
55*4882a593Smuzhiyun #define RIO_ISR_AACR_AA		0x1	/* Accept All ID */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define RIWTAR_TRAD_VAL_SHIFT	12
58*4882a593Smuzhiyun #define RIWTAR_TRAD_MASK	0x00FFFFFF
59*4882a593Smuzhiyun #define RIWBAR_BADD_VAL_SHIFT	12
60*4882a593Smuzhiyun #define RIWBAR_BADD_MASK	0x003FFFFF
61*4882a593Smuzhiyun #define RIWAR_ENABLE		0x80000000
62*4882a593Smuzhiyun #define RIWAR_TGINT_LOCAL	0x00F00000
63*4882a593Smuzhiyun #define RIWAR_RDTYP_NO_SNOOP	0x00040000
64*4882a593Smuzhiyun #define RIWAR_RDTYP_SNOOP	0x00050000
65*4882a593Smuzhiyun #define RIWAR_WRTYP_NO_SNOOP	0x00004000
66*4882a593Smuzhiyun #define RIWAR_WRTYP_SNOOP	0x00005000
67*4882a593Smuzhiyun #define RIWAR_WRTYP_ALLOC	0x00006000
68*4882a593Smuzhiyun #define RIWAR_SIZE_MASK		0x0000003F
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static DEFINE_SPINLOCK(fsl_rio_config_lock);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define __fsl_read_rio_config(x, addr, err, op)		\
73*4882a593Smuzhiyun 	__asm__ __volatile__(				\
74*4882a593Smuzhiyun 		"1:	"op" %1,0(%2)\n"		\
75*4882a593Smuzhiyun 		"	eieio\n"			\
76*4882a593Smuzhiyun 		"2:\n"					\
77*4882a593Smuzhiyun 		".section .fixup,\"ax\"\n"		\
78*4882a593Smuzhiyun 		"3:	li %1,-1\n"			\
79*4882a593Smuzhiyun 		"	li %0,%3\n"			\
80*4882a593Smuzhiyun 		"	b 2b\n"				\
81*4882a593Smuzhiyun 		".previous\n"				\
82*4882a593Smuzhiyun 		EX_TABLE(1b, 3b)			\
83*4882a593Smuzhiyun 		: "=r" (err), "=r" (x)			\
84*4882a593Smuzhiyun 		: "b" (addr), "i" (-EFAULT), "0" (err))
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun void __iomem *rio_regs_win;
87*4882a593Smuzhiyun void __iomem *rmu_regs_win;
88*4882a593Smuzhiyun resource_size_t rio_law_start;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun struct fsl_rio_dbell *dbell;
91*4882a593Smuzhiyun struct fsl_rio_pw *pw;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #ifdef CONFIG_E500
fsl_rio_mcheck_exception(struct pt_regs * regs)94*4882a593Smuzhiyun int fsl_rio_mcheck_exception(struct pt_regs *regs)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	const struct exception_table_entry *entry;
97*4882a593Smuzhiyun 	unsigned long reason;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	if (!rio_regs_win)
100*4882a593Smuzhiyun 		return 0;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	reason = in_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR));
103*4882a593Smuzhiyun 	if (reason & (RIO_LTLEDCSR_IER | RIO_LTLEDCSR_PRT)) {
104*4882a593Smuzhiyun 		/* Check if we are prepared to handle this fault */
105*4882a593Smuzhiyun 		entry = search_exception_tables(regs->nip);
106*4882a593Smuzhiyun 		if (entry) {
107*4882a593Smuzhiyun 			pr_debug("RIO: %s - MC Exception handled\n",
108*4882a593Smuzhiyun 				 __func__);
109*4882a593Smuzhiyun 			out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR),
110*4882a593Smuzhiyun 				 0);
111*4882a593Smuzhiyun 			regs->msr |= MSR_RI;
112*4882a593Smuzhiyun 			regs->nip = extable_fixup(entry);
113*4882a593Smuzhiyun 			return 1;
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(fsl_rio_mcheck_exception);
120*4882a593Smuzhiyun #endif
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /**
123*4882a593Smuzhiyun  * fsl_local_config_read - Generate a MPC85xx local config space read
124*4882a593Smuzhiyun  * @mport: RapidIO master port info
125*4882a593Smuzhiyun  * @index: ID of RapdiIO interface
126*4882a593Smuzhiyun  * @offset: Offset into configuration space
127*4882a593Smuzhiyun  * @len: Length (in bytes) of the maintenance transaction
128*4882a593Smuzhiyun  * @data: Value to be read into
129*4882a593Smuzhiyun  *
130*4882a593Smuzhiyun  * Generates a MPC85xx local configuration space read. Returns %0 on
131*4882a593Smuzhiyun  * success or %-EINVAL on failure.
132*4882a593Smuzhiyun  */
fsl_local_config_read(struct rio_mport * mport,int index,u32 offset,int len,u32 * data)133*4882a593Smuzhiyun static int fsl_local_config_read(struct rio_mport *mport,
134*4882a593Smuzhiyun 				int index, u32 offset, int len, u32 *data)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	struct rio_priv *priv = mport->priv;
137*4882a593Smuzhiyun 	pr_debug("fsl_local_config_read: index %d offset %8.8x\n", index,
138*4882a593Smuzhiyun 		 offset);
139*4882a593Smuzhiyun 	*data = in_be32(priv->regs_win + offset);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun  * fsl_local_config_write - Generate a MPC85xx local config space write
146*4882a593Smuzhiyun  * @mport: RapidIO master port info
147*4882a593Smuzhiyun  * @index: ID of RapdiIO interface
148*4882a593Smuzhiyun  * @offset: Offset into configuration space
149*4882a593Smuzhiyun  * @len: Length (in bytes) of the maintenance transaction
150*4882a593Smuzhiyun  * @data: Value to be written
151*4882a593Smuzhiyun  *
152*4882a593Smuzhiyun  * Generates a MPC85xx local configuration space write. Returns %0 on
153*4882a593Smuzhiyun  * success or %-EINVAL on failure.
154*4882a593Smuzhiyun  */
fsl_local_config_write(struct rio_mport * mport,int index,u32 offset,int len,u32 data)155*4882a593Smuzhiyun static int fsl_local_config_write(struct rio_mport *mport,
156*4882a593Smuzhiyun 				int index, u32 offset, int len, u32 data)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	struct rio_priv *priv = mport->priv;
159*4882a593Smuzhiyun 	pr_debug
160*4882a593Smuzhiyun 		("fsl_local_config_write: index %d offset %8.8x data %8.8x\n",
161*4882a593Smuzhiyun 		index, offset, data);
162*4882a593Smuzhiyun 	out_be32(priv->regs_win + offset, data);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /**
168*4882a593Smuzhiyun  * fsl_rio_config_read - Generate a MPC85xx read maintenance transaction
169*4882a593Smuzhiyun  * @mport: RapidIO master port info
170*4882a593Smuzhiyun  * @index: ID of RapdiIO interface
171*4882a593Smuzhiyun  * @destid: Destination ID of transaction
172*4882a593Smuzhiyun  * @hopcount: Number of hops to target device
173*4882a593Smuzhiyun  * @offset: Offset into configuration space
174*4882a593Smuzhiyun  * @len: Length (in bytes) of the maintenance transaction
175*4882a593Smuzhiyun  * @val: Location to be read into
176*4882a593Smuzhiyun  *
177*4882a593Smuzhiyun  * Generates a MPC85xx read maintenance transaction. Returns %0 on
178*4882a593Smuzhiyun  * success or %-EINVAL on failure.
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun static int
fsl_rio_config_read(struct rio_mport * mport,int index,u16 destid,u8 hopcount,u32 offset,int len,u32 * val)181*4882a593Smuzhiyun fsl_rio_config_read(struct rio_mport *mport, int index, u16 destid,
182*4882a593Smuzhiyun 			u8 hopcount, u32 offset, int len, u32 *val)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	struct rio_priv *priv = mport->priv;
185*4882a593Smuzhiyun 	unsigned long flags;
186*4882a593Smuzhiyun 	u8 *data;
187*4882a593Smuzhiyun 	u32 rval, err = 0;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	pr_debug
190*4882a593Smuzhiyun 		("fsl_rio_config_read:"
191*4882a593Smuzhiyun 		" index %d destid %d hopcount %d offset %8.8x len %d\n",
192*4882a593Smuzhiyun 		index, destid, hopcount, offset, len);
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	/* 16MB maintenance window possible */
195*4882a593Smuzhiyun 	/* allow only aligned access to maintenance registers */
196*4882a593Smuzhiyun 	if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
197*4882a593Smuzhiyun 		return -EINVAL;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	spin_lock_irqsave(&fsl_rio_config_lock, flags);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	out_be32(&priv->maint_atmu_regs->rowtar,
202*4882a593Smuzhiyun 		 (destid << 22) | (hopcount << 12) | (offset >> 12));
203*4882a593Smuzhiyun 	out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
206*4882a593Smuzhiyun 	switch (len) {
207*4882a593Smuzhiyun 	case 1:
208*4882a593Smuzhiyun 		__fsl_read_rio_config(rval, data, err, "lbz");
209*4882a593Smuzhiyun 		break;
210*4882a593Smuzhiyun 	case 2:
211*4882a593Smuzhiyun 		__fsl_read_rio_config(rval, data, err, "lhz");
212*4882a593Smuzhiyun 		break;
213*4882a593Smuzhiyun 	case 4:
214*4882a593Smuzhiyun 		__fsl_read_rio_config(rval, data, err, "lwz");
215*4882a593Smuzhiyun 		break;
216*4882a593Smuzhiyun 	default:
217*4882a593Smuzhiyun 		spin_unlock_irqrestore(&fsl_rio_config_lock, flags);
218*4882a593Smuzhiyun 		return -EINVAL;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (err) {
222*4882a593Smuzhiyun 		pr_debug("RIO: cfg_read error %d for %x:%x:%x\n",
223*4882a593Smuzhiyun 			 err, destid, hopcount, offset);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	spin_unlock_irqrestore(&fsl_rio_config_lock, flags);
227*4882a593Smuzhiyun 	*val = rval;
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	return err;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /**
233*4882a593Smuzhiyun  * fsl_rio_config_write - Generate a MPC85xx write maintenance transaction
234*4882a593Smuzhiyun  * @mport: RapidIO master port info
235*4882a593Smuzhiyun  * @index: ID of RapdiIO interface
236*4882a593Smuzhiyun  * @destid: Destination ID of transaction
237*4882a593Smuzhiyun  * @hopcount: Number of hops to target device
238*4882a593Smuzhiyun  * @offset: Offset into configuration space
239*4882a593Smuzhiyun  * @len: Length (in bytes) of the maintenance transaction
240*4882a593Smuzhiyun  * @val: Value to be written
241*4882a593Smuzhiyun  *
242*4882a593Smuzhiyun  * Generates an MPC85xx write maintenance transaction. Returns %0 on
243*4882a593Smuzhiyun  * success or %-EINVAL on failure.
244*4882a593Smuzhiyun  */
245*4882a593Smuzhiyun static int
fsl_rio_config_write(struct rio_mport * mport,int index,u16 destid,u8 hopcount,u32 offset,int len,u32 val)246*4882a593Smuzhiyun fsl_rio_config_write(struct rio_mport *mport, int index, u16 destid,
247*4882a593Smuzhiyun 			u8 hopcount, u32 offset, int len, u32 val)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	struct rio_priv *priv = mport->priv;
250*4882a593Smuzhiyun 	unsigned long flags;
251*4882a593Smuzhiyun 	u8 *data;
252*4882a593Smuzhiyun 	int ret = 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	pr_debug
255*4882a593Smuzhiyun 		("fsl_rio_config_write:"
256*4882a593Smuzhiyun 		" index %d destid %d hopcount %d offset %8.8x len %d val %8.8x\n",
257*4882a593Smuzhiyun 		index, destid, hopcount, offset, len, val);
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	/* 16MB maintenance windows possible */
260*4882a593Smuzhiyun 	/* allow only aligned access to maintenance registers */
261*4882a593Smuzhiyun 	if (offset > (0x1000000 - len) || !IS_ALIGNED(offset, len))
262*4882a593Smuzhiyun 		return -EINVAL;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	spin_lock_irqsave(&fsl_rio_config_lock, flags);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	out_be32(&priv->maint_atmu_regs->rowtar,
267*4882a593Smuzhiyun 		 (destid << 22) | (hopcount << 12) | (offset >> 12));
268*4882a593Smuzhiyun 	out_be32(&priv->maint_atmu_regs->rowtear, (destid >> 10));
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 	data = (u8 *) priv->maint_win + (offset & (RIO_MAINT_WIN_SIZE - 1));
271*4882a593Smuzhiyun 	switch (len) {
272*4882a593Smuzhiyun 	case 1:
273*4882a593Smuzhiyun 		out_8((u8 *) data, val);
274*4882a593Smuzhiyun 		break;
275*4882a593Smuzhiyun 	case 2:
276*4882a593Smuzhiyun 		out_be16((u16 *) data, val);
277*4882a593Smuzhiyun 		break;
278*4882a593Smuzhiyun 	case 4:
279*4882a593Smuzhiyun 		out_be32((u32 *) data, val);
280*4882a593Smuzhiyun 		break;
281*4882a593Smuzhiyun 	default:
282*4882a593Smuzhiyun 		ret = -EINVAL;
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 	spin_unlock_irqrestore(&fsl_rio_config_lock, flags);
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun 	return ret;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun 
fsl_rio_inbound_mem_init(struct rio_priv * priv)289*4882a593Smuzhiyun static void fsl_rio_inbound_mem_init(struct rio_priv *priv)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	int i;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	/* close inbound windows */
294*4882a593Smuzhiyun 	for (i = 0; i < RIO_INB_ATMU_COUNT; i++)
295*4882a593Smuzhiyun 		out_be32(&priv->inb_atmu_regs[i].riwar, 0);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
fsl_map_inb_mem(struct rio_mport * mport,dma_addr_t lstart,u64 rstart,u64 size,u32 flags)298*4882a593Smuzhiyun int fsl_map_inb_mem(struct rio_mport *mport, dma_addr_t lstart,
299*4882a593Smuzhiyun 	u64 rstart, u64 size, u32 flags)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct rio_priv *priv = mport->priv;
302*4882a593Smuzhiyun 	u32 base_size;
303*4882a593Smuzhiyun 	unsigned int base_size_log;
304*4882a593Smuzhiyun 	u64 win_start, win_end;
305*4882a593Smuzhiyun 	u32 riwar;
306*4882a593Smuzhiyun 	int i;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	if ((size & (size - 1)) != 0 || size > 0x400000000ULL)
309*4882a593Smuzhiyun 		return -EINVAL;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	base_size_log = ilog2(size);
312*4882a593Smuzhiyun 	base_size = 1 << base_size_log;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	/* check if addresses are aligned with the window size */
315*4882a593Smuzhiyun 	if (lstart & (base_size - 1))
316*4882a593Smuzhiyun 		return -EINVAL;
317*4882a593Smuzhiyun 	if (rstart & (base_size - 1))
318*4882a593Smuzhiyun 		return -EINVAL;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	/* check for conflicting ranges */
321*4882a593Smuzhiyun 	for (i = 0; i < RIO_INB_ATMU_COUNT; i++) {
322*4882a593Smuzhiyun 		riwar = in_be32(&priv->inb_atmu_regs[i].riwar);
323*4882a593Smuzhiyun 		if ((riwar & RIWAR_ENABLE) == 0)
324*4882a593Smuzhiyun 			continue;
325*4882a593Smuzhiyun 		win_start = ((u64)(in_be32(&priv->inb_atmu_regs[i].riwbar) & RIWBAR_BADD_MASK))
326*4882a593Smuzhiyun 			<< RIWBAR_BADD_VAL_SHIFT;
327*4882a593Smuzhiyun 		win_end = win_start + ((1 << ((riwar & RIWAR_SIZE_MASK) + 1)) - 1);
328*4882a593Smuzhiyun 		if (rstart < win_end && (rstart + size) > win_start)
329*4882a593Smuzhiyun 			return -EINVAL;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* find unused atmu */
333*4882a593Smuzhiyun 	for (i = 0; i < RIO_INB_ATMU_COUNT; i++) {
334*4882a593Smuzhiyun 		riwar = in_be32(&priv->inb_atmu_regs[i].riwar);
335*4882a593Smuzhiyun 		if ((riwar & RIWAR_ENABLE) == 0)
336*4882a593Smuzhiyun 			break;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 	if (i >= RIO_INB_ATMU_COUNT)
339*4882a593Smuzhiyun 		return -ENOMEM;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	out_be32(&priv->inb_atmu_regs[i].riwtar, lstart >> RIWTAR_TRAD_VAL_SHIFT);
342*4882a593Smuzhiyun 	out_be32(&priv->inb_atmu_regs[i].riwbar, rstart >> RIWBAR_BADD_VAL_SHIFT);
343*4882a593Smuzhiyun 	out_be32(&priv->inb_atmu_regs[i].riwar, RIWAR_ENABLE | RIWAR_TGINT_LOCAL |
344*4882a593Smuzhiyun 		RIWAR_RDTYP_SNOOP | RIWAR_WRTYP_SNOOP | (base_size_log - 1));
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun 
fsl_unmap_inb_mem(struct rio_mport * mport,dma_addr_t lstart)349*4882a593Smuzhiyun void fsl_unmap_inb_mem(struct rio_mport *mport, dma_addr_t lstart)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun 	u32 win_start_shift, base_start_shift;
352*4882a593Smuzhiyun 	struct rio_priv *priv = mport->priv;
353*4882a593Smuzhiyun 	u32 riwar, riwtar;
354*4882a593Smuzhiyun 	int i;
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 	/* skip default window */
357*4882a593Smuzhiyun 	base_start_shift = lstart >> RIWTAR_TRAD_VAL_SHIFT;
358*4882a593Smuzhiyun 	for (i = 0; i < RIO_INB_ATMU_COUNT; i++) {
359*4882a593Smuzhiyun 		riwar = in_be32(&priv->inb_atmu_regs[i].riwar);
360*4882a593Smuzhiyun 		if ((riwar & RIWAR_ENABLE) == 0)
361*4882a593Smuzhiyun 			continue;
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		riwtar = in_be32(&priv->inb_atmu_regs[i].riwtar);
364*4882a593Smuzhiyun 		win_start_shift = riwtar & RIWTAR_TRAD_MASK;
365*4882a593Smuzhiyun 		if (win_start_shift == base_start_shift) {
366*4882a593Smuzhiyun 			out_be32(&priv->inb_atmu_regs[i].riwar, riwar & ~RIWAR_ENABLE);
367*4882a593Smuzhiyun 			return;
368*4882a593Smuzhiyun 		}
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun 
fsl_rio_port_error_handler(int offset)372*4882a593Smuzhiyun void fsl_rio_port_error_handler(int offset)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun 	/*XXX: Error recovery is not implemented, we just clear errors */
375*4882a593Smuzhiyun 	out_be32((u32 *)(rio_regs_win + RIO_LTLEDCSR), 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (offset == 0) {
378*4882a593Smuzhiyun 		out_be32((u32 *)(rio_regs_win + RIO_PORT1_EDCSR), 0);
379*4882a593Smuzhiyun 		out_be32((u32 *)(rio_regs_win + RIO_PORT1_IECSR), IECSR_CLEAR);
380*4882a593Smuzhiyun 		out_be32((u32 *)(rio_regs_win + RIO_ESCSR), ESCSR_CLEAR);
381*4882a593Smuzhiyun 	} else {
382*4882a593Smuzhiyun 		out_be32((u32 *)(rio_regs_win + RIO_PORT2_EDCSR), 0);
383*4882a593Smuzhiyun 		out_be32((u32 *)(rio_regs_win + RIO_PORT2_IECSR), IECSR_CLEAR);
384*4882a593Smuzhiyun 		out_be32((u32 *)(rio_regs_win + RIO_PORT2_ESCSR), ESCSR_CLEAR);
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun }
fsl_rio_info(struct device * dev,u32 ccsr)387*4882a593Smuzhiyun static inline void fsl_rio_info(struct device *dev, u32 ccsr)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun 	const char *str;
390*4882a593Smuzhiyun 	if (ccsr & 1) {
391*4882a593Smuzhiyun 		/* Serial phy */
392*4882a593Smuzhiyun 		switch (ccsr >> 30) {
393*4882a593Smuzhiyun 		case 0:
394*4882a593Smuzhiyun 			str = "1";
395*4882a593Smuzhiyun 			break;
396*4882a593Smuzhiyun 		case 1:
397*4882a593Smuzhiyun 			str = "4";
398*4882a593Smuzhiyun 			break;
399*4882a593Smuzhiyun 		default:
400*4882a593Smuzhiyun 			str = "Unknown";
401*4882a593Smuzhiyun 			break;
402*4882a593Smuzhiyun 		}
403*4882a593Smuzhiyun 		dev_info(dev, "Hardware port width: %s\n", str);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 		switch ((ccsr >> 27) & 7) {
406*4882a593Smuzhiyun 		case 0:
407*4882a593Smuzhiyun 			str = "Single-lane 0";
408*4882a593Smuzhiyun 			break;
409*4882a593Smuzhiyun 		case 1:
410*4882a593Smuzhiyun 			str = "Single-lane 2";
411*4882a593Smuzhiyun 			break;
412*4882a593Smuzhiyun 		case 2:
413*4882a593Smuzhiyun 			str = "Four-lane";
414*4882a593Smuzhiyun 			break;
415*4882a593Smuzhiyun 		default:
416*4882a593Smuzhiyun 			str = "Unknown";
417*4882a593Smuzhiyun 			break;
418*4882a593Smuzhiyun 		}
419*4882a593Smuzhiyun 		dev_info(dev, "Training connection status: %s\n", str);
420*4882a593Smuzhiyun 	} else {
421*4882a593Smuzhiyun 		/* Parallel phy */
422*4882a593Smuzhiyun 		if (!(ccsr & 0x80000000))
423*4882a593Smuzhiyun 			dev_info(dev, "Output port operating in 8-bit mode\n");
424*4882a593Smuzhiyun 		if (!(ccsr & 0x08000000))
425*4882a593Smuzhiyun 			dev_info(dev, "Input port operating in 8-bit mode\n");
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun }
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun /**
430*4882a593Smuzhiyun  * fsl_rio_setup - Setup Freescale PowerPC RapidIO interface
431*4882a593Smuzhiyun  * @dev: platform_device pointer
432*4882a593Smuzhiyun  *
433*4882a593Smuzhiyun  * Initializes MPC85xx RapidIO hardware interface, configures
434*4882a593Smuzhiyun  * master port with system-specific info, and registers the
435*4882a593Smuzhiyun  * master port with the RapidIO subsystem.
436*4882a593Smuzhiyun  */
fsl_rio_setup(struct platform_device * dev)437*4882a593Smuzhiyun int fsl_rio_setup(struct platform_device *dev)
438*4882a593Smuzhiyun {
439*4882a593Smuzhiyun 	struct rio_ops *ops;
440*4882a593Smuzhiyun 	struct rio_mport *port;
441*4882a593Smuzhiyun 	struct rio_priv *priv;
442*4882a593Smuzhiyun 	int rc = 0;
443*4882a593Smuzhiyun 	const u32 *dt_range, *cell, *port_index;
444*4882a593Smuzhiyun 	u32 active_ports = 0;
445*4882a593Smuzhiyun 	struct resource regs, rmu_regs;
446*4882a593Smuzhiyun 	struct device_node *np, *rmu_node;
447*4882a593Smuzhiyun 	int rlen;
448*4882a593Smuzhiyun 	u32 ccsr;
449*4882a593Smuzhiyun 	u64 range_start, range_size;
450*4882a593Smuzhiyun 	int paw, aw, sw;
451*4882a593Smuzhiyun 	u32 i;
452*4882a593Smuzhiyun 	static int tmp;
453*4882a593Smuzhiyun 	struct device_node *rmu_np[MAX_MSG_UNIT_NUM] = {NULL};
454*4882a593Smuzhiyun 
455*4882a593Smuzhiyun 	if (!dev->dev.of_node) {
456*4882a593Smuzhiyun 		dev_err(&dev->dev, "Device OF-Node is NULL");
457*4882a593Smuzhiyun 		return -ENODEV;
458*4882a593Smuzhiyun 	}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	rc = of_address_to_resource(dev->dev.of_node, 0, &regs);
461*4882a593Smuzhiyun 	if (rc) {
462*4882a593Smuzhiyun 		dev_err(&dev->dev, "Can't get %pOF property 'reg'\n",
463*4882a593Smuzhiyun 				dev->dev.of_node);
464*4882a593Smuzhiyun 		return -EFAULT;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 	dev_info(&dev->dev, "Of-device full name %pOF\n",
467*4882a593Smuzhiyun 			dev->dev.of_node);
468*4882a593Smuzhiyun 	dev_info(&dev->dev, "Regs: %pR\n", &regs);
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun 	rio_regs_win = ioremap(regs.start, resource_size(&regs));
471*4882a593Smuzhiyun 	if (!rio_regs_win) {
472*4882a593Smuzhiyun 		dev_err(&dev->dev, "Unable to map rio register window\n");
473*4882a593Smuzhiyun 		rc = -ENOMEM;
474*4882a593Smuzhiyun 		goto err_rio_regs;
475*4882a593Smuzhiyun 	}
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	ops = kzalloc(sizeof(struct rio_ops), GFP_KERNEL);
478*4882a593Smuzhiyun 	if (!ops) {
479*4882a593Smuzhiyun 		rc = -ENOMEM;
480*4882a593Smuzhiyun 		goto err_ops;
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 	ops->lcread = fsl_local_config_read;
483*4882a593Smuzhiyun 	ops->lcwrite = fsl_local_config_write;
484*4882a593Smuzhiyun 	ops->cread = fsl_rio_config_read;
485*4882a593Smuzhiyun 	ops->cwrite = fsl_rio_config_write;
486*4882a593Smuzhiyun 	ops->dsend = fsl_rio_doorbell_send;
487*4882a593Smuzhiyun 	ops->pwenable = fsl_rio_pw_enable;
488*4882a593Smuzhiyun 	ops->open_outb_mbox = fsl_open_outb_mbox;
489*4882a593Smuzhiyun 	ops->open_inb_mbox = fsl_open_inb_mbox;
490*4882a593Smuzhiyun 	ops->close_outb_mbox = fsl_close_outb_mbox;
491*4882a593Smuzhiyun 	ops->close_inb_mbox = fsl_close_inb_mbox;
492*4882a593Smuzhiyun 	ops->add_outb_message = fsl_add_outb_message;
493*4882a593Smuzhiyun 	ops->add_inb_buffer = fsl_add_inb_buffer;
494*4882a593Smuzhiyun 	ops->get_inb_message = fsl_get_inb_message;
495*4882a593Smuzhiyun 	ops->map_inb = fsl_map_inb_mem;
496*4882a593Smuzhiyun 	ops->unmap_inb = fsl_unmap_inb_mem;
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	rmu_node = of_parse_phandle(dev->dev.of_node, "fsl,srio-rmu-handle", 0);
499*4882a593Smuzhiyun 	if (!rmu_node) {
500*4882a593Smuzhiyun 		dev_err(&dev->dev, "No valid fsl,srio-rmu-handle property\n");
501*4882a593Smuzhiyun 		rc = -ENOENT;
502*4882a593Smuzhiyun 		goto err_rmu;
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun 	rc = of_address_to_resource(rmu_node, 0, &rmu_regs);
505*4882a593Smuzhiyun 	if (rc) {
506*4882a593Smuzhiyun 		dev_err(&dev->dev, "Can't get %pOF property 'reg'\n",
507*4882a593Smuzhiyun 				rmu_node);
508*4882a593Smuzhiyun 		of_node_put(rmu_node);
509*4882a593Smuzhiyun 		goto err_rmu;
510*4882a593Smuzhiyun 	}
511*4882a593Smuzhiyun 	of_node_put(rmu_node);
512*4882a593Smuzhiyun 	rmu_regs_win = ioremap(rmu_regs.start, resource_size(&rmu_regs));
513*4882a593Smuzhiyun 	if (!rmu_regs_win) {
514*4882a593Smuzhiyun 		dev_err(&dev->dev, "Unable to map rmu register window\n");
515*4882a593Smuzhiyun 		rc = -ENOMEM;
516*4882a593Smuzhiyun 		goto err_rmu;
517*4882a593Smuzhiyun 	}
518*4882a593Smuzhiyun 	for_each_compatible_node(np, NULL, "fsl,srio-msg-unit") {
519*4882a593Smuzhiyun 		rmu_np[tmp] = np;
520*4882a593Smuzhiyun 		tmp++;
521*4882a593Smuzhiyun 	}
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	/*set up doobell node*/
524*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "fsl,srio-dbell-unit");
525*4882a593Smuzhiyun 	if (!np) {
526*4882a593Smuzhiyun 		dev_err(&dev->dev, "No fsl,srio-dbell-unit node\n");
527*4882a593Smuzhiyun 		rc = -ENODEV;
528*4882a593Smuzhiyun 		goto err_dbell;
529*4882a593Smuzhiyun 	}
530*4882a593Smuzhiyun 	dbell = kzalloc(sizeof(struct fsl_rio_dbell), GFP_KERNEL);
531*4882a593Smuzhiyun 	if (!(dbell)) {
532*4882a593Smuzhiyun 		dev_err(&dev->dev, "Can't alloc memory for 'fsl_rio_dbell'\n");
533*4882a593Smuzhiyun 		rc = -ENOMEM;
534*4882a593Smuzhiyun 		goto err_dbell;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 	dbell->dev = &dev->dev;
537*4882a593Smuzhiyun 	dbell->bellirq = irq_of_parse_and_map(np, 1);
538*4882a593Smuzhiyun 	dev_info(&dev->dev, "bellirq: %d\n", dbell->bellirq);
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	aw = of_n_addr_cells(np);
541*4882a593Smuzhiyun 	dt_range = of_get_property(np, "reg", &rlen);
542*4882a593Smuzhiyun 	if (!dt_range) {
543*4882a593Smuzhiyun 		pr_err("%pOF: unable to find 'reg' property\n",
544*4882a593Smuzhiyun 			np);
545*4882a593Smuzhiyun 		rc = -ENOMEM;
546*4882a593Smuzhiyun 		goto err_pw;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 	range_start = of_read_number(dt_range, aw);
549*4882a593Smuzhiyun 	dbell->dbell_regs = (struct rio_dbell_regs *)(rmu_regs_win +
550*4882a593Smuzhiyun 				(u32)range_start);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	/*set up port write node*/
553*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "fsl,srio-port-write-unit");
554*4882a593Smuzhiyun 	if (!np) {
555*4882a593Smuzhiyun 		dev_err(&dev->dev, "No fsl,srio-port-write-unit node\n");
556*4882a593Smuzhiyun 		rc = -ENODEV;
557*4882a593Smuzhiyun 		goto err_pw;
558*4882a593Smuzhiyun 	}
559*4882a593Smuzhiyun 	pw = kzalloc(sizeof(struct fsl_rio_pw), GFP_KERNEL);
560*4882a593Smuzhiyun 	if (!(pw)) {
561*4882a593Smuzhiyun 		dev_err(&dev->dev, "Can't alloc memory for 'fsl_rio_pw'\n");
562*4882a593Smuzhiyun 		rc = -ENOMEM;
563*4882a593Smuzhiyun 		goto err_pw;
564*4882a593Smuzhiyun 	}
565*4882a593Smuzhiyun 	pw->dev = &dev->dev;
566*4882a593Smuzhiyun 	pw->pwirq = irq_of_parse_and_map(np, 0);
567*4882a593Smuzhiyun 	dev_info(&dev->dev, "pwirq: %d\n", pw->pwirq);
568*4882a593Smuzhiyun 	aw = of_n_addr_cells(np);
569*4882a593Smuzhiyun 	dt_range = of_get_property(np, "reg", &rlen);
570*4882a593Smuzhiyun 	if (!dt_range) {
571*4882a593Smuzhiyun 		pr_err("%pOF: unable to find 'reg' property\n",
572*4882a593Smuzhiyun 			np);
573*4882a593Smuzhiyun 		rc = -ENOMEM;
574*4882a593Smuzhiyun 		goto err;
575*4882a593Smuzhiyun 	}
576*4882a593Smuzhiyun 	range_start = of_read_number(dt_range, aw);
577*4882a593Smuzhiyun 	pw->pw_regs = (struct rio_pw_regs *)(rmu_regs_win + (u32)range_start);
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	/*set up ports node*/
580*4882a593Smuzhiyun 	for_each_child_of_node(dev->dev.of_node, np) {
581*4882a593Smuzhiyun 		port_index = of_get_property(np, "cell-index", NULL);
582*4882a593Smuzhiyun 		if (!port_index) {
583*4882a593Smuzhiyun 			dev_err(&dev->dev, "Can't get %pOF property 'cell-index'\n",
584*4882a593Smuzhiyun 					np);
585*4882a593Smuzhiyun 			continue;
586*4882a593Smuzhiyun 		}
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 		dt_range = of_get_property(np, "ranges", &rlen);
589*4882a593Smuzhiyun 		if (!dt_range) {
590*4882a593Smuzhiyun 			dev_err(&dev->dev, "Can't get %pOF property 'ranges'\n",
591*4882a593Smuzhiyun 					np);
592*4882a593Smuzhiyun 			continue;
593*4882a593Smuzhiyun 		}
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		/* Get node address wide */
596*4882a593Smuzhiyun 		cell = of_get_property(np, "#address-cells", NULL);
597*4882a593Smuzhiyun 		if (cell)
598*4882a593Smuzhiyun 			aw = *cell;
599*4882a593Smuzhiyun 		else
600*4882a593Smuzhiyun 			aw = of_n_addr_cells(np);
601*4882a593Smuzhiyun 		/* Get node size wide */
602*4882a593Smuzhiyun 		cell = of_get_property(np, "#size-cells", NULL);
603*4882a593Smuzhiyun 		if (cell)
604*4882a593Smuzhiyun 			sw = *cell;
605*4882a593Smuzhiyun 		else
606*4882a593Smuzhiyun 			sw = of_n_size_cells(np);
607*4882a593Smuzhiyun 		/* Get parent address wide wide */
608*4882a593Smuzhiyun 		paw = of_n_addr_cells(np);
609*4882a593Smuzhiyun 		range_start = of_read_number(dt_range + aw, paw);
610*4882a593Smuzhiyun 		range_size = of_read_number(dt_range + aw + paw, sw);
611*4882a593Smuzhiyun 
612*4882a593Smuzhiyun 		dev_info(&dev->dev, "%pOF: LAW start 0x%016llx, size 0x%016llx.\n",
613*4882a593Smuzhiyun 				np, range_start, range_size);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 		port = kzalloc(sizeof(struct rio_mport), GFP_KERNEL);
616*4882a593Smuzhiyun 		if (!port)
617*4882a593Smuzhiyun 			continue;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		rc = rio_mport_initialize(port);
620*4882a593Smuzhiyun 		if (rc) {
621*4882a593Smuzhiyun 			kfree(port);
622*4882a593Smuzhiyun 			continue;
623*4882a593Smuzhiyun 		}
624*4882a593Smuzhiyun 
625*4882a593Smuzhiyun 		i = *port_index - 1;
626*4882a593Smuzhiyun 		port->index = (unsigned char)i;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		priv = kzalloc(sizeof(struct rio_priv), GFP_KERNEL);
629*4882a593Smuzhiyun 		if (!priv) {
630*4882a593Smuzhiyun 			dev_err(&dev->dev, "Can't alloc memory for 'priv'\n");
631*4882a593Smuzhiyun 			kfree(port);
632*4882a593Smuzhiyun 			continue;
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 		INIT_LIST_HEAD(&port->dbells);
636*4882a593Smuzhiyun 		port->iores.start = range_start;
637*4882a593Smuzhiyun 		port->iores.end = port->iores.start + range_size - 1;
638*4882a593Smuzhiyun 		port->iores.flags = IORESOURCE_MEM;
639*4882a593Smuzhiyun 		port->iores.name = "rio_io_win";
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 		if (request_resource(&iomem_resource, &port->iores) < 0) {
642*4882a593Smuzhiyun 			dev_err(&dev->dev, "RIO: Error requesting master port region"
643*4882a593Smuzhiyun 				" 0x%016llx-0x%016llx\n",
644*4882a593Smuzhiyun 				(u64)port->iores.start, (u64)port->iores.end);
645*4882a593Smuzhiyun 				kfree(priv);
646*4882a593Smuzhiyun 				kfree(port);
647*4882a593Smuzhiyun 				continue;
648*4882a593Smuzhiyun 		}
649*4882a593Smuzhiyun 		sprintf(port->name, "RIO mport %d", i);
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 		priv->dev = &dev->dev;
652*4882a593Smuzhiyun 		port->dev.parent = &dev->dev;
653*4882a593Smuzhiyun 		port->ops = ops;
654*4882a593Smuzhiyun 		port->priv = priv;
655*4882a593Smuzhiyun 		port->phys_efptr = 0x100;
656*4882a593Smuzhiyun 		port->phys_rmap = 1;
657*4882a593Smuzhiyun 		priv->regs_win = rio_regs_win;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		ccsr = in_be32(priv->regs_win + RIO_CCSR + i*0x20);
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 		/* Checking the port training status */
662*4882a593Smuzhiyun 		if (in_be32((priv->regs_win + RIO_ESCSR + i*0x20)) & 1) {
663*4882a593Smuzhiyun 			dev_err(&dev->dev, "Port %d is not ready. "
664*4882a593Smuzhiyun 			"Try to restart connection...\n", i);
665*4882a593Smuzhiyun 			/* Disable ports */
666*4882a593Smuzhiyun 			out_be32(priv->regs_win
667*4882a593Smuzhiyun 				+ RIO_CCSR + i*0x20, 0);
668*4882a593Smuzhiyun 			/* Set 1x lane */
669*4882a593Smuzhiyun 			setbits32(priv->regs_win
670*4882a593Smuzhiyun 				+ RIO_CCSR + i*0x20, 0x02000000);
671*4882a593Smuzhiyun 			/* Enable ports */
672*4882a593Smuzhiyun 			setbits32(priv->regs_win
673*4882a593Smuzhiyun 				+ RIO_CCSR + i*0x20, 0x00600000);
674*4882a593Smuzhiyun 			msleep(100);
675*4882a593Smuzhiyun 			if (in_be32((priv->regs_win
676*4882a593Smuzhiyun 					+ RIO_ESCSR + i*0x20)) & 1) {
677*4882a593Smuzhiyun 				dev_err(&dev->dev,
678*4882a593Smuzhiyun 					"Port %d restart failed.\n", i);
679*4882a593Smuzhiyun 				release_resource(&port->iores);
680*4882a593Smuzhiyun 				kfree(priv);
681*4882a593Smuzhiyun 				kfree(port);
682*4882a593Smuzhiyun 				continue;
683*4882a593Smuzhiyun 			}
684*4882a593Smuzhiyun 			dev_info(&dev->dev, "Port %d restart success!\n", i);
685*4882a593Smuzhiyun 		}
686*4882a593Smuzhiyun 		fsl_rio_info(&dev->dev, ccsr);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 		port->sys_size = (in_be32((priv->regs_win + RIO_PEF_CAR))
689*4882a593Smuzhiyun 					& RIO_PEF_CTLS) >> 4;
690*4882a593Smuzhiyun 		dev_info(&dev->dev, "RapidIO Common Transport System size: %d\n",
691*4882a593Smuzhiyun 				port->sys_size ? 65536 : 256);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		if (port->host_deviceid >= 0)
694*4882a593Smuzhiyun 			out_be32(priv->regs_win + RIO_GCCSR, RIO_PORT_GEN_HOST |
695*4882a593Smuzhiyun 				RIO_PORT_GEN_MASTER | RIO_PORT_GEN_DISCOVERED);
696*4882a593Smuzhiyun 		else
697*4882a593Smuzhiyun 			out_be32(priv->regs_win + RIO_GCCSR,
698*4882a593Smuzhiyun 				RIO_PORT_GEN_MASTER);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 		priv->atmu_regs = (struct rio_atmu_regs *)(priv->regs_win
701*4882a593Smuzhiyun 			+ ((i == 0) ? RIO_ATMU_REGS_PORT1_OFFSET :
702*4882a593Smuzhiyun 			RIO_ATMU_REGS_PORT2_OFFSET));
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 		priv->maint_atmu_regs = priv->atmu_regs + 1;
705*4882a593Smuzhiyun 		priv->inb_atmu_regs = (struct rio_inb_atmu_regs __iomem *)
706*4882a593Smuzhiyun 			(priv->regs_win +
707*4882a593Smuzhiyun 			((i == 0) ? RIO_INB_ATMU_REGS_PORT1_OFFSET :
708*4882a593Smuzhiyun 			RIO_INB_ATMU_REGS_PORT2_OFFSET));
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		/* Set to receive packets with any dest ID */
711*4882a593Smuzhiyun 		out_be32((priv->regs_win + RIO_ISR_AACR + i*0x80),
712*4882a593Smuzhiyun 			 RIO_ISR_AACR_AA);
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 		/* Configure maintenance transaction window */
715*4882a593Smuzhiyun 		out_be32(&priv->maint_atmu_regs->rowbar,
716*4882a593Smuzhiyun 			port->iores.start >> 12);
717*4882a593Smuzhiyun 		out_be32(&priv->maint_atmu_regs->rowar,
718*4882a593Smuzhiyun 			 0x80077000 | (ilog2(RIO_MAINT_WIN_SIZE) - 1));
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 		priv->maint_win = ioremap(port->iores.start,
721*4882a593Smuzhiyun 				RIO_MAINT_WIN_SIZE);
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		rio_law_start = range_start;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 		fsl_rio_setup_rmu(port, rmu_np[i]);
726*4882a593Smuzhiyun 		fsl_rio_inbound_mem_init(priv);
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 		dbell->mport[i] = port;
729*4882a593Smuzhiyun 		pw->mport[i] = port;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 		if (rio_register_mport(port)) {
732*4882a593Smuzhiyun 			release_resource(&port->iores);
733*4882a593Smuzhiyun 			kfree(priv);
734*4882a593Smuzhiyun 			kfree(port);
735*4882a593Smuzhiyun 			continue;
736*4882a593Smuzhiyun 		}
737*4882a593Smuzhiyun 		active_ports++;
738*4882a593Smuzhiyun 	}
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	if (!active_ports) {
741*4882a593Smuzhiyun 		rc = -ENOLINK;
742*4882a593Smuzhiyun 		goto err;
743*4882a593Smuzhiyun 	}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	fsl_rio_doorbell_init(dbell);
746*4882a593Smuzhiyun 	fsl_rio_port_write_init(pw);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun err:
750*4882a593Smuzhiyun 	kfree(pw);
751*4882a593Smuzhiyun 	pw = NULL;
752*4882a593Smuzhiyun err_pw:
753*4882a593Smuzhiyun 	kfree(dbell);
754*4882a593Smuzhiyun 	dbell = NULL;
755*4882a593Smuzhiyun err_dbell:
756*4882a593Smuzhiyun 	iounmap(rmu_regs_win);
757*4882a593Smuzhiyun 	rmu_regs_win = NULL;
758*4882a593Smuzhiyun err_rmu:
759*4882a593Smuzhiyun 	kfree(ops);
760*4882a593Smuzhiyun err_ops:
761*4882a593Smuzhiyun 	iounmap(rio_regs_win);
762*4882a593Smuzhiyun 	rio_regs_win = NULL;
763*4882a593Smuzhiyun err_rio_regs:
764*4882a593Smuzhiyun 	return rc;
765*4882a593Smuzhiyun }
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun /* The probe function for RapidIO peer-to-peer network.
768*4882a593Smuzhiyun  */
fsl_of_rio_rpn_probe(struct platform_device * dev)769*4882a593Smuzhiyun static int fsl_of_rio_rpn_probe(struct platform_device *dev)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun 	printk(KERN_INFO "Setting up RapidIO peer-to-peer network %pOF\n",
772*4882a593Smuzhiyun 			dev->dev.of_node);
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	return fsl_rio_setup(dev);
775*4882a593Smuzhiyun };
776*4882a593Smuzhiyun 
777*4882a593Smuzhiyun static const struct of_device_id fsl_of_rio_rpn_ids[] = {
778*4882a593Smuzhiyun 	{
779*4882a593Smuzhiyun 		.compatible = "fsl,srio",
780*4882a593Smuzhiyun 	},
781*4882a593Smuzhiyun 	{},
782*4882a593Smuzhiyun };
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun static struct platform_driver fsl_of_rio_rpn_driver = {
785*4882a593Smuzhiyun 	.driver = {
786*4882a593Smuzhiyun 		.name = "fsl-of-rio",
787*4882a593Smuzhiyun 		.of_match_table = fsl_of_rio_rpn_ids,
788*4882a593Smuzhiyun 	},
789*4882a593Smuzhiyun 	.probe = fsl_of_rio_rpn_probe,
790*4882a593Smuzhiyun };
791*4882a593Smuzhiyun 
fsl_of_rio_rpn_init(void)792*4882a593Smuzhiyun static __init int fsl_of_rio_rpn_init(void)
793*4882a593Smuzhiyun {
794*4882a593Smuzhiyun 	return platform_driver_register(&fsl_of_rio_rpn_driver);
795*4882a593Smuzhiyun }
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun subsys_initcall(fsl_of_rio_rpn_init);
798