1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2009-2010, 2012 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * QorIQ (P1/P2) L2 controller init for Cache-SRAM instantiation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Vivek Mahajan <vivek.mahajan@freescale.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of_platform.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include "fsl_85xx_cache_ctlr.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static char *sram_size;
18*4882a593Smuzhiyun static char *sram_offset;
19*4882a593Smuzhiyun struct mpc85xx_l2ctlr __iomem *l2ctlr;
20*4882a593Smuzhiyun
get_cache_sram_params(struct sram_parameters * sram_params)21*4882a593Smuzhiyun static int get_cache_sram_params(struct sram_parameters *sram_params)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun unsigned long long addr;
24*4882a593Smuzhiyun unsigned int size;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun if (!sram_size || (kstrtouint(sram_size, 0, &size) < 0))
27*4882a593Smuzhiyun return -EINVAL;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun if (!sram_offset || (kstrtoull(sram_offset, 0, &addr) < 0))
30*4882a593Smuzhiyun return -EINVAL;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun sram_params->sram_offset = addr;
33*4882a593Smuzhiyun sram_params->sram_size = size;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun return 0;
36*4882a593Smuzhiyun }
37*4882a593Smuzhiyun
get_size_from_cmdline(char * str)38*4882a593Smuzhiyun static int __init get_size_from_cmdline(char *str)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun if (!str)
41*4882a593Smuzhiyun return 0;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun sram_size = str;
44*4882a593Smuzhiyun return 1;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
get_offset_from_cmdline(char * str)47*4882a593Smuzhiyun static int __init get_offset_from_cmdline(char *str)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun if (!str)
50*4882a593Smuzhiyun return 0;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun sram_offset = str;
53*4882a593Smuzhiyun return 1;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun __setup("cache-sram-size=", get_size_from_cmdline);
57*4882a593Smuzhiyun __setup("cache-sram-offset=", get_offset_from_cmdline);
58*4882a593Smuzhiyun
mpc85xx_l2ctlr_of_probe(struct platform_device * dev)59*4882a593Smuzhiyun static int mpc85xx_l2ctlr_of_probe(struct platform_device *dev)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun long rval;
62*4882a593Smuzhiyun unsigned int rem;
63*4882a593Smuzhiyun unsigned char ways;
64*4882a593Smuzhiyun const unsigned int *prop;
65*4882a593Smuzhiyun unsigned int l2cache_size;
66*4882a593Smuzhiyun struct sram_parameters sram_params;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun if (!dev->dev.of_node) {
69*4882a593Smuzhiyun dev_err(&dev->dev, "Device's OF-node is NULL\n");
70*4882a593Smuzhiyun return -EINVAL;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun prop = of_get_property(dev->dev.of_node, "cache-size", NULL);
74*4882a593Smuzhiyun if (!prop) {
75*4882a593Smuzhiyun dev_err(&dev->dev, "Missing L2 cache-size\n");
76*4882a593Smuzhiyun return -EINVAL;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun l2cache_size = *prop;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun if (get_cache_sram_params(&sram_params))
81*4882a593Smuzhiyun return 0; /* fall back to L2 cache only */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun rem = l2cache_size % sram_params.sram_size;
84*4882a593Smuzhiyun ways = LOCK_WAYS_FULL * sram_params.sram_size / l2cache_size;
85*4882a593Smuzhiyun if (rem || (ways & (ways - 1))) {
86*4882a593Smuzhiyun dev_err(&dev->dev, "Illegal cache-sram-size in command line\n");
87*4882a593Smuzhiyun return -EINVAL;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun l2ctlr = of_iomap(dev->dev.of_node, 0);
91*4882a593Smuzhiyun if (!l2ctlr) {
92*4882a593Smuzhiyun dev_err(&dev->dev, "Can't map L2 controller\n");
93*4882a593Smuzhiyun return -EINVAL;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Write bits[0-17] to srbar0
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun out_be32(&l2ctlr->srbar0,
100*4882a593Smuzhiyun lower_32_bits(sram_params.sram_offset) & L2SRAM_BAR_MSK_LO18);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Write bits[18-21] to srbare0
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun #ifdef CONFIG_PHYS_64BIT
106*4882a593Smuzhiyun out_be32(&l2ctlr->srbarea0,
107*4882a593Smuzhiyun upper_32_bits(sram_params.sram_offset) & L2SRAM_BARE_MSK_HI4);
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun clrsetbits_be32(&l2ctlr->ctl, L2CR_L2E, L2CR_L2FI);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun switch (ways) {
113*4882a593Smuzhiyun case LOCK_WAYS_EIGHTH:
114*4882a593Smuzhiyun setbits32(&l2ctlr->ctl,
115*4882a593Smuzhiyun L2CR_L2E | L2CR_L2FI | L2CR_SRAM_EIGHTH);
116*4882a593Smuzhiyun break;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun case LOCK_WAYS_TWO_EIGHTH:
119*4882a593Smuzhiyun setbits32(&l2ctlr->ctl,
120*4882a593Smuzhiyun L2CR_L2E | L2CR_L2FI | L2CR_SRAM_QUART);
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun case LOCK_WAYS_HALF:
124*4882a593Smuzhiyun setbits32(&l2ctlr->ctl,
125*4882a593Smuzhiyun L2CR_L2E | L2CR_L2FI | L2CR_SRAM_HALF);
126*4882a593Smuzhiyun break;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun case LOCK_WAYS_FULL:
129*4882a593Smuzhiyun default:
130*4882a593Smuzhiyun setbits32(&l2ctlr->ctl,
131*4882a593Smuzhiyun L2CR_L2E | L2CR_L2FI | L2CR_SRAM_FULL);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun eieio();
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun rval = instantiate_cache_sram(dev, sram_params);
137*4882a593Smuzhiyun if (rval < 0) {
138*4882a593Smuzhiyun dev_err(&dev->dev, "Can't instantiate Cache-SRAM\n");
139*4882a593Smuzhiyun iounmap(l2ctlr);
140*4882a593Smuzhiyun return -EINVAL;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
mpc85xx_l2ctlr_of_remove(struct platform_device * dev)146*4882a593Smuzhiyun static int mpc85xx_l2ctlr_of_remove(struct platform_device *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun BUG_ON(!l2ctlr);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun iounmap(l2ctlr);
151*4882a593Smuzhiyun remove_cache_sram(dev);
152*4882a593Smuzhiyun dev_info(&dev->dev, "MPC85xx L2 controller unloaded\n");
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static const struct of_device_id mpc85xx_l2ctlr_of_match[] = {
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun .compatible = "fsl,p2020-l2-cache-controller",
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun .compatible = "fsl,p2010-l2-cache-controller",
163*4882a593Smuzhiyun },
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun .compatible = "fsl,p1020-l2-cache-controller",
166*4882a593Smuzhiyun },
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun .compatible = "fsl,p1011-l2-cache-controller",
169*4882a593Smuzhiyun },
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun .compatible = "fsl,p1013-l2-cache-controller",
172*4882a593Smuzhiyun },
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun .compatible = "fsl,p1022-l2-cache-controller",
175*4882a593Smuzhiyun },
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun .compatible = "fsl,mpc8548-l2-cache-controller",
178*4882a593Smuzhiyun },
179*4882a593Smuzhiyun { .compatible = "fsl,mpc8544-l2-cache-controller",},
180*4882a593Smuzhiyun { .compatible = "fsl,mpc8572-l2-cache-controller",},
181*4882a593Smuzhiyun { .compatible = "fsl,mpc8536-l2-cache-controller",},
182*4882a593Smuzhiyun { .compatible = "fsl,p1021-l2-cache-controller",},
183*4882a593Smuzhiyun { .compatible = "fsl,p1012-l2-cache-controller",},
184*4882a593Smuzhiyun { .compatible = "fsl,p1025-l2-cache-controller",},
185*4882a593Smuzhiyun { .compatible = "fsl,p1016-l2-cache-controller",},
186*4882a593Smuzhiyun { .compatible = "fsl,p1024-l2-cache-controller",},
187*4882a593Smuzhiyun { .compatible = "fsl,p1015-l2-cache-controller",},
188*4882a593Smuzhiyun { .compatible = "fsl,p1010-l2-cache-controller",},
189*4882a593Smuzhiyun { .compatible = "fsl,bsc9131-l2-cache-controller",},
190*4882a593Smuzhiyun {},
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static struct platform_driver mpc85xx_l2ctlr_of_platform_driver = {
194*4882a593Smuzhiyun .driver = {
195*4882a593Smuzhiyun .name = "fsl-l2ctlr",
196*4882a593Smuzhiyun .of_match_table = mpc85xx_l2ctlr_of_match,
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun .probe = mpc85xx_l2ctlr_of_probe,
199*4882a593Smuzhiyun .remove = mpc85xx_l2ctlr_of_remove,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun
mpc85xx_l2ctlr_of_init(void)202*4882a593Smuzhiyun static __init int mpc85xx_l2ctlr_of_init(void)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun return platform_driver_register(&mpc85xx_l2ctlr_of_platform_driver);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
mpc85xx_l2ctlr_of_exit(void)207*4882a593Smuzhiyun static void __exit mpc85xx_l2ctlr_of_exit(void)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun platform_driver_unregister(&mpc85xx_l2ctlr_of_platform_driver);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun subsys_initcall(mpc85xx_l2ctlr_of_init);
213*4882a593Smuzhiyun module_exit(mpc85xx_l2ctlr_of_exit);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun MODULE_DESCRIPTION("Freescale MPC85xx L2 controller init");
216*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
217