xref: /OK3568_Linux_fs/kernel/arch/powerpc/sysdev/cpm_common.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Common CPM code
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Scott Wood <scottwood@freescale.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * Some parts derived from commproc.c/cpm2_common.c, which is:
10*4882a593Smuzhiyun  * Copyright (c) 1997 Dan error_act (dmalek@jlc.net)
11*4882a593Smuzhiyun  * Copyright (c) 1999-2001 Dan Malek <dan@embeddedalley.com>
12*4882a593Smuzhiyun  * Copyright (c) 2000 MontaVista Software, Inc (source@mvista.com)
13*4882a593Smuzhiyun  * 2006 (c) MontaVista Software, Inc.
14*4882a593Smuzhiyun  * Vitaly Bordug <vbordug@ru.mvista.com>
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/init.h>
18*4882a593Smuzhiyun #include <linux/of_device.h>
19*4882a593Smuzhiyun #include <linux/spinlock.h>
20*4882a593Smuzhiyun #include <linux/export.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/of_address.h>
23*4882a593Smuzhiyun #include <linux/slab.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <asm/udbg.h>
26*4882a593Smuzhiyun #include <asm/io.h>
27*4882a593Smuzhiyun #include <asm/cpm.h>
28*4882a593Smuzhiyun #include <asm/fixmap.h>
29*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h>
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #include <mm/mmu_decl.h>
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
34*4882a593Smuzhiyun #include <linux/of_gpio.h>
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun 
cpm_init(void)37*4882a593Smuzhiyun static int __init cpm_init(void)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct device_node *np;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	np = of_find_compatible_node(NULL, NULL, "fsl,cpm1");
42*4882a593Smuzhiyun 	if (!np)
43*4882a593Smuzhiyun 		np = of_find_compatible_node(NULL, NULL, "fsl,cpm2");
44*4882a593Smuzhiyun 	if (!np)
45*4882a593Smuzhiyun 		return -ENODEV;
46*4882a593Smuzhiyun 	cpm_muram_init();
47*4882a593Smuzhiyun 	of_node_put(np);
48*4882a593Smuzhiyun 	return 0;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun subsys_initcall(cpm_init);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifdef CONFIG_PPC_EARLY_DEBUG_CPM
53*4882a593Smuzhiyun static u32 __iomem *cpm_udbg_txdesc;
54*4882a593Smuzhiyun static u8 __iomem *cpm_udbg_txbuf;
55*4882a593Smuzhiyun 
udbg_putc_cpm(char c)56*4882a593Smuzhiyun static void udbg_putc_cpm(char c)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	if (c == '\n')
59*4882a593Smuzhiyun 		udbg_putc_cpm('\r');
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	while (in_be32(&cpm_udbg_txdesc[0]) & 0x80000000)
62*4882a593Smuzhiyun 		;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	out_8(cpm_udbg_txbuf, c);
65*4882a593Smuzhiyun 	out_be32(&cpm_udbg_txdesc[0], 0xa0000001);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
udbg_init_cpm(void)68*4882a593Smuzhiyun void __init udbg_init_cpm(void)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun #ifdef CONFIG_PPC_8xx
71*4882a593Smuzhiyun 	mmu_mapin_immr();
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	cpm_udbg_txdesc = (u32 __iomem __force *)
74*4882a593Smuzhiyun 			  (CONFIG_PPC_EARLY_DEBUG_CPM_ADDR - PHYS_IMMR_BASE +
75*4882a593Smuzhiyun 			   VIRT_IMMR_BASE);
76*4882a593Smuzhiyun 	cpm_udbg_txbuf = (u8 __iomem __force *)
77*4882a593Smuzhiyun 			 (in_be32(&cpm_udbg_txdesc[1]) - PHYS_IMMR_BASE +
78*4882a593Smuzhiyun 			  VIRT_IMMR_BASE);
79*4882a593Smuzhiyun #else
80*4882a593Smuzhiyun 	cpm_udbg_txdesc = (u32 __iomem __force *)
81*4882a593Smuzhiyun 			  CONFIG_PPC_EARLY_DEBUG_CPM_ADDR;
82*4882a593Smuzhiyun 	cpm_udbg_txbuf = (u8 __iomem __force *)in_be32(&cpm_udbg_txdesc[1]);
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (cpm_udbg_txdesc) {
86*4882a593Smuzhiyun #ifdef CONFIG_CPM2
87*4882a593Smuzhiyun 		setbat(1, 0xf0000000, 0xf0000000, 1024*1024, PAGE_KERNEL_NCG);
88*4882a593Smuzhiyun #endif
89*4882a593Smuzhiyun 		udbg_putc = udbg_putc_cpm;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun struct cpm2_ioports {
97*4882a593Smuzhiyun 	u32 dir, par, sor, odr, dat;
98*4882a593Smuzhiyun 	u32 res[3];
99*4882a593Smuzhiyun };
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun struct cpm2_gpio32_chip {
102*4882a593Smuzhiyun 	struct of_mm_gpio_chip mm_gc;
103*4882a593Smuzhiyun 	spinlock_t lock;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* shadowed data register to clear/set bits safely */
106*4882a593Smuzhiyun 	u32 cpdata;
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
cpm2_gpio32_save_regs(struct of_mm_gpio_chip * mm_gc)109*4882a593Smuzhiyun static void cpm2_gpio32_save_regs(struct of_mm_gpio_chip *mm_gc)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	struct cpm2_gpio32_chip *cpm2_gc =
112*4882a593Smuzhiyun 		container_of(mm_gc, struct cpm2_gpio32_chip, mm_gc);
113*4882a593Smuzhiyun 	struct cpm2_ioports __iomem *iop = mm_gc->regs;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	cpm2_gc->cpdata = in_be32(&iop->dat);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
cpm2_gpio32_get(struct gpio_chip * gc,unsigned int gpio)118*4882a593Smuzhiyun static int cpm2_gpio32_get(struct gpio_chip *gc, unsigned int gpio)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
121*4882a593Smuzhiyun 	struct cpm2_ioports __iomem *iop = mm_gc->regs;
122*4882a593Smuzhiyun 	u32 pin_mask;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	pin_mask = 1 << (31 - gpio);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return !!(in_be32(&iop->dat) & pin_mask);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun 
__cpm2_gpio32_set(struct of_mm_gpio_chip * mm_gc,u32 pin_mask,int value)129*4882a593Smuzhiyun static void __cpm2_gpio32_set(struct of_mm_gpio_chip *mm_gc, u32 pin_mask,
130*4882a593Smuzhiyun 	int value)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(&mm_gc->gc);
133*4882a593Smuzhiyun 	struct cpm2_ioports __iomem *iop = mm_gc->regs;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	if (value)
136*4882a593Smuzhiyun 		cpm2_gc->cpdata |= pin_mask;
137*4882a593Smuzhiyun 	else
138*4882a593Smuzhiyun 		cpm2_gc->cpdata &= ~pin_mask;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	out_be32(&iop->dat, cpm2_gc->cpdata);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun 
cpm2_gpio32_set(struct gpio_chip * gc,unsigned int gpio,int value)143*4882a593Smuzhiyun static void cpm2_gpio32_set(struct gpio_chip *gc, unsigned int gpio, int value)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
146*4882a593Smuzhiyun 	struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
147*4882a593Smuzhiyun 	unsigned long flags;
148*4882a593Smuzhiyun 	u32 pin_mask = 1 << (31 - gpio);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	spin_lock_irqsave(&cpm2_gc->lock, flags);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	__cpm2_gpio32_set(mm_gc, pin_mask, value);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cpm2_gc->lock, flags);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
cpm2_gpio32_dir_out(struct gpio_chip * gc,unsigned int gpio,int val)157*4882a593Smuzhiyun static int cpm2_gpio32_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
160*4882a593Smuzhiyun 	struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
161*4882a593Smuzhiyun 	struct cpm2_ioports __iomem *iop = mm_gc->regs;
162*4882a593Smuzhiyun 	unsigned long flags;
163*4882a593Smuzhiyun 	u32 pin_mask = 1 << (31 - gpio);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	spin_lock_irqsave(&cpm2_gc->lock, flags);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	setbits32(&iop->dir, pin_mask);
168*4882a593Smuzhiyun 	__cpm2_gpio32_set(mm_gc, pin_mask, val);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cpm2_gc->lock, flags);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	return 0;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun 
cpm2_gpio32_dir_in(struct gpio_chip * gc,unsigned int gpio)175*4882a593Smuzhiyun static int cpm2_gpio32_dir_in(struct gpio_chip *gc, unsigned int gpio)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
178*4882a593Smuzhiyun 	struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
179*4882a593Smuzhiyun 	struct cpm2_ioports __iomem *iop = mm_gc->regs;
180*4882a593Smuzhiyun 	unsigned long flags;
181*4882a593Smuzhiyun 	u32 pin_mask = 1 << (31 - gpio);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	spin_lock_irqsave(&cpm2_gc->lock, flags);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	clrbits32(&iop->dir, pin_mask);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	spin_unlock_irqrestore(&cpm2_gc->lock, flags);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
cpm2_gpiochip_add32(struct device * dev)192*4882a593Smuzhiyun int cpm2_gpiochip_add32(struct device *dev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	struct device_node *np = dev->of_node;
195*4882a593Smuzhiyun 	struct cpm2_gpio32_chip *cpm2_gc;
196*4882a593Smuzhiyun 	struct of_mm_gpio_chip *mm_gc;
197*4882a593Smuzhiyun 	struct gpio_chip *gc;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	cpm2_gc = kzalloc(sizeof(*cpm2_gc), GFP_KERNEL);
200*4882a593Smuzhiyun 	if (!cpm2_gc)
201*4882a593Smuzhiyun 		return -ENOMEM;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	spin_lock_init(&cpm2_gc->lock);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	mm_gc = &cpm2_gc->mm_gc;
206*4882a593Smuzhiyun 	gc = &mm_gc->gc;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	mm_gc->save_regs = cpm2_gpio32_save_regs;
209*4882a593Smuzhiyun 	gc->ngpio = 32;
210*4882a593Smuzhiyun 	gc->direction_input = cpm2_gpio32_dir_in;
211*4882a593Smuzhiyun 	gc->direction_output = cpm2_gpio32_dir_out;
212*4882a593Smuzhiyun 	gc->get = cpm2_gpio32_get;
213*4882a593Smuzhiyun 	gc->set = cpm2_gpio32_set;
214*4882a593Smuzhiyun 	gc->parent = dev;
215*4882a593Smuzhiyun 	gc->owner = THIS_MODULE;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	return of_mm_gpiochip_add_data(np, mm_gc, cpm2_gc);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun #endif /* CONFIG_CPM2 || CONFIG_8xx_GPIO */
220