1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Platform information definitions.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copied from arch/ppc/syslib/cpm2_pic.c with minor subsequent updates
5*4882a593Smuzhiyun * to make in work in arch/powerpc/. Original (c) belongs to Dan Malek.
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Vitaly Bordug <vbordug@ru.mvista.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * 1999-2001 (c) Dan Malek <dan@embeddedalley.com>
10*4882a593Smuzhiyun * 2006 (c) MontaVista Software, Inc.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
13*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any
14*4882a593Smuzhiyun * kind, whether express or implied.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* The CPM2 internal interrupt controller. It is usually
18*4882a593Smuzhiyun * the only interrupt controller.
19*4882a593Smuzhiyun * There are two 32-bit registers (high/low) for up to 64
20*4882a593Smuzhiyun * possible interrupts.
21*4882a593Smuzhiyun *
22*4882a593Smuzhiyun * Now, the fun starts.....Interrupt Numbers DO NOT MAP
23*4882a593Smuzhiyun * in a simple arithmetic fashion to mask or pending registers.
24*4882a593Smuzhiyun * That is, interrupt 4 does not map to bit position 4.
25*4882a593Smuzhiyun * We create two tables, indexed by vector number, to indicate
26*4882a593Smuzhiyun * which register to use and which bit in the register to use.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <linux/stddef.h>
30*4882a593Smuzhiyun #include <linux/sched.h>
31*4882a593Smuzhiyun #include <linux/signal.h>
32*4882a593Smuzhiyun #include <linux/irq.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <asm/immap_cpm2.h>
35*4882a593Smuzhiyun #include <asm/mpc8260.h>
36*4882a593Smuzhiyun #include <asm/io.h>
37*4882a593Smuzhiyun #include <asm/prom.h>
38*4882a593Smuzhiyun #include <asm/fs_pd.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "cpm2_pic.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* External IRQS */
43*4882a593Smuzhiyun #define CPM2_IRQ_EXT1 19
44*4882a593Smuzhiyun #define CPM2_IRQ_EXT7 25
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Port C IRQS */
47*4882a593Smuzhiyun #define CPM2_IRQ_PORTC15 48
48*4882a593Smuzhiyun #define CPM2_IRQ_PORTC0 63
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static intctl_cpm2_t __iomem *cpm2_intctl;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun static struct irq_domain *cpm2_pic_host;
53*4882a593Smuzhiyun static unsigned long ppc_cached_irq_mask[2]; /* 2 32-bit registers */
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun static const u_char irq_to_siureg[] = {
56*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 1, 1,
57*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 1, 1,
58*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
59*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
60*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 1, 1,
61*4882a593Smuzhiyun 1, 1, 1, 1, 1, 1, 1, 1,
62*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0,
63*4882a593Smuzhiyun 0, 0, 0, 0, 0, 0, 0, 0
64*4882a593Smuzhiyun };
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* bit numbers do not match the docs, these are precomputed so the bit for
67*4882a593Smuzhiyun * a given irq is (1 << irq_to_siubit[irq]) */
68*4882a593Smuzhiyun static const u_char irq_to_siubit[] = {
69*4882a593Smuzhiyun 0, 15, 14, 13, 12, 11, 10, 9,
70*4882a593Smuzhiyun 8, 7, 6, 5, 4, 3, 2, 1,
71*4882a593Smuzhiyun 2, 1, 0, 14, 13, 12, 11, 10,
72*4882a593Smuzhiyun 9, 8, 7, 6, 5, 4, 3, 0,
73*4882a593Smuzhiyun 31, 30, 29, 28, 27, 26, 25, 24,
74*4882a593Smuzhiyun 23, 22, 21, 20, 19, 18, 17, 16,
75*4882a593Smuzhiyun 16, 17, 18, 19, 20, 21, 22, 23,
76*4882a593Smuzhiyun 24, 25, 26, 27, 28, 29, 30, 31,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
cpm2_mask_irq(struct irq_data * d)79*4882a593Smuzhiyun static void cpm2_mask_irq(struct irq_data *d)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun int bit, word;
82*4882a593Smuzhiyun unsigned int irq_nr = irqd_to_hwirq(d);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun bit = irq_to_siubit[irq_nr];
85*4882a593Smuzhiyun word = irq_to_siureg[irq_nr];
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun ppc_cached_irq_mask[word] &= ~(1 << bit);
88*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
cpm2_unmask_irq(struct irq_data * d)91*4882a593Smuzhiyun static void cpm2_unmask_irq(struct irq_data *d)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun int bit, word;
94*4882a593Smuzhiyun unsigned int irq_nr = irqd_to_hwirq(d);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun bit = irq_to_siubit[irq_nr];
97*4882a593Smuzhiyun word = irq_to_siureg[irq_nr];
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ppc_cached_irq_mask[word] |= 1 << bit;
100*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
cpm2_ack(struct irq_data * d)103*4882a593Smuzhiyun static void cpm2_ack(struct irq_data *d)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int bit, word;
106*4882a593Smuzhiyun unsigned int irq_nr = irqd_to_hwirq(d);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun bit = irq_to_siubit[irq_nr];
109*4882a593Smuzhiyun word = irq_to_siureg[irq_nr];
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_sipnrh + word, 1 << bit);
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
cpm2_end_irq(struct irq_data * d)114*4882a593Smuzhiyun static void cpm2_end_irq(struct irq_data *d)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun int bit, word;
117*4882a593Smuzhiyun unsigned int irq_nr = irqd_to_hwirq(d);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun bit = irq_to_siubit[irq_nr];
120*4882a593Smuzhiyun word = irq_to_siureg[irq_nr];
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun ppc_cached_irq_mask[word] |= 1 << bit;
123*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_simrh + word, ppc_cached_irq_mask[word]);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /*
126*4882a593Smuzhiyun * Work around large numbers of spurious IRQs on PowerPC 82xx
127*4882a593Smuzhiyun * systems.
128*4882a593Smuzhiyun */
129*4882a593Smuzhiyun mb();
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
cpm2_set_irq_type(struct irq_data * d,unsigned int flow_type)132*4882a593Smuzhiyun static int cpm2_set_irq_type(struct irq_data *d, unsigned int flow_type)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
135*4882a593Smuzhiyun unsigned int vold, vnew, edibit;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Port C interrupts are either IRQ_TYPE_EDGE_FALLING or
138*4882a593Smuzhiyun * IRQ_TYPE_EDGE_BOTH (default). All others are IRQ_TYPE_EDGE_FALLING
139*4882a593Smuzhiyun * or IRQ_TYPE_LEVEL_LOW (default)
140*4882a593Smuzhiyun */
141*4882a593Smuzhiyun if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0) {
142*4882a593Smuzhiyun if (flow_type == IRQ_TYPE_NONE)
143*4882a593Smuzhiyun flow_type = IRQ_TYPE_EDGE_BOTH;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (flow_type != IRQ_TYPE_EDGE_BOTH &&
146*4882a593Smuzhiyun flow_type != IRQ_TYPE_EDGE_FALLING)
147*4882a593Smuzhiyun goto err_sense;
148*4882a593Smuzhiyun } else {
149*4882a593Smuzhiyun if (flow_type == IRQ_TYPE_NONE)
150*4882a593Smuzhiyun flow_type = IRQ_TYPE_LEVEL_LOW;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (flow_type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_LEVEL_HIGH))
153*4882a593Smuzhiyun goto err_sense;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun irqd_set_trigger_type(d, flow_type);
157*4882a593Smuzhiyun if (flow_type & IRQ_TYPE_LEVEL_LOW)
158*4882a593Smuzhiyun irq_set_handler_locked(d, handle_level_irq);
159*4882a593Smuzhiyun else
160*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* internal IRQ senses are LEVEL_LOW
163*4882a593Smuzhiyun * EXT IRQ and Port C IRQ senses are programmable
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun if (src >= CPM2_IRQ_EXT1 && src <= CPM2_IRQ_EXT7)
166*4882a593Smuzhiyun edibit = (14 - (src - CPM2_IRQ_EXT1));
167*4882a593Smuzhiyun else
168*4882a593Smuzhiyun if (src >= CPM2_IRQ_PORTC15 && src <= CPM2_IRQ_PORTC0)
169*4882a593Smuzhiyun edibit = (31 - (CPM2_IRQ_PORTC0 - src));
170*4882a593Smuzhiyun else
171*4882a593Smuzhiyun return (flow_type & IRQ_TYPE_LEVEL_LOW) ?
172*4882a593Smuzhiyun IRQ_SET_MASK_OK_NOCOPY : -EINVAL;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun vold = in_be32(&cpm2_intctl->ic_siexr);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if ((flow_type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_FALLING)
177*4882a593Smuzhiyun vnew = vold | (1 << edibit);
178*4882a593Smuzhiyun else
179*4882a593Smuzhiyun vnew = vold & ~(1 << edibit);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (vold != vnew)
182*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_siexr, vnew);
183*4882a593Smuzhiyun return IRQ_SET_MASK_OK_NOCOPY;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun err_sense:
186*4882a593Smuzhiyun pr_err("CPM2 PIC: sense type 0x%x not supported\n", flow_type);
187*4882a593Smuzhiyun return -EINVAL;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct irq_chip cpm2_pic = {
191*4882a593Smuzhiyun .name = "CPM2 SIU",
192*4882a593Smuzhiyun .irq_mask = cpm2_mask_irq,
193*4882a593Smuzhiyun .irq_unmask = cpm2_unmask_irq,
194*4882a593Smuzhiyun .irq_ack = cpm2_ack,
195*4882a593Smuzhiyun .irq_eoi = cpm2_end_irq,
196*4882a593Smuzhiyun .irq_set_type = cpm2_set_irq_type,
197*4882a593Smuzhiyun .flags = IRQCHIP_EOI_IF_HANDLED,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
cpm2_get_irq(void)200*4882a593Smuzhiyun unsigned int cpm2_get_irq(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun int irq;
203*4882a593Smuzhiyun unsigned long bits;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* For CPM2, read the SIVEC register and shift the bits down
206*4882a593Smuzhiyun * to get the irq number. */
207*4882a593Smuzhiyun bits = in_be32(&cpm2_intctl->ic_sivec);
208*4882a593Smuzhiyun irq = bits >> 26;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (irq == 0)
211*4882a593Smuzhiyun return(-1);
212*4882a593Smuzhiyun return irq_linear_revmap(cpm2_pic_host, irq);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
cpm2_pic_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)215*4882a593Smuzhiyun static int cpm2_pic_host_map(struct irq_domain *h, unsigned int virq,
216*4882a593Smuzhiyun irq_hw_number_t hw)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun pr_debug("cpm2_pic_host_map(%d, 0x%lx)\n", virq, hw);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun irq_set_status_flags(virq, IRQ_LEVEL);
221*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &cpm2_pic, handle_level_irq);
222*4882a593Smuzhiyun return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun static const struct irq_domain_ops cpm2_pic_host_ops = {
226*4882a593Smuzhiyun .map = cpm2_pic_host_map,
227*4882a593Smuzhiyun .xlate = irq_domain_xlate_onetwocell,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun
cpm2_pic_init(struct device_node * node)230*4882a593Smuzhiyun void cpm2_pic_init(struct device_node *node)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun int i;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun cpm2_intctl = cpm2_map(im_intctl);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* Clear the CPM IRQ controller, in case it has any bits set
237*4882a593Smuzhiyun * from the bootloader
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Mask out everything */
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_simrh, 0x00000000);
243*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_simrl, 0x00000000);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun wmb();
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Ack everything */
248*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_sipnrh, 0xffffffff);
249*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_sipnrl, 0xffffffff);
250*4882a593Smuzhiyun wmb();
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun /* Dummy read of the vector */
253*4882a593Smuzhiyun i = in_be32(&cpm2_intctl->ic_sivec);
254*4882a593Smuzhiyun rmb();
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /* Initialize the default interrupt mapping priorities,
257*4882a593Smuzhiyun * in case the boot rom changed something on us.
258*4882a593Smuzhiyun */
259*4882a593Smuzhiyun out_be16(&cpm2_intctl->ic_sicr, 0);
260*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_scprrh, 0x05309770);
261*4882a593Smuzhiyun out_be32(&cpm2_intctl->ic_scprrl, 0x05309770);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* create a legacy host */
264*4882a593Smuzhiyun cpm2_pic_host = irq_domain_add_linear(node, 64, &cpm2_pic_host_ops, NULL);
265*4882a593Smuzhiyun if (cpm2_pic_host == NULL) {
266*4882a593Smuzhiyun printk(KERN_ERR "CPM2 PIC: failed to allocate irq host!\n");
267*4882a593Smuzhiyun return;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun }
270