1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * 64-bit pSeries and RS/6000 setup code.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1995 Linus Torvalds
6*4882a593Smuzhiyun * Adapted from 'alpha' version by Gary Thomas
7*4882a593Smuzhiyun * Modified by Cort Dougan (cort@cs.nmt.edu)
8*4882a593Smuzhiyun * Modified by PPC64 Team, IBM Corp
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * bootup setup stuff..
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/cpu.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/sched.h>
18*4882a593Smuzhiyun #include <linux/kernel.h>
19*4882a593Smuzhiyun #include <linux/mm.h>
20*4882a593Smuzhiyun #include <linux/stddef.h>
21*4882a593Smuzhiyun #include <linux/unistd.h>
22*4882a593Smuzhiyun #include <linux/user.h>
23*4882a593Smuzhiyun #include <linux/tty.h>
24*4882a593Smuzhiyun #include <linux/major.h>
25*4882a593Smuzhiyun #include <linux/interrupt.h>
26*4882a593Smuzhiyun #include <linux/reboot.h>
27*4882a593Smuzhiyun #include <linux/init.h>
28*4882a593Smuzhiyun #include <linux/ioport.h>
29*4882a593Smuzhiyun #include <linux/console.h>
30*4882a593Smuzhiyun #include <linux/pci.h>
31*4882a593Smuzhiyun #include <linux/utsname.h>
32*4882a593Smuzhiyun #include <linux/adb.h>
33*4882a593Smuzhiyun #include <linux/export.h>
34*4882a593Smuzhiyun #include <linux/delay.h>
35*4882a593Smuzhiyun #include <linux/irq.h>
36*4882a593Smuzhiyun #include <linux/seq_file.h>
37*4882a593Smuzhiyun #include <linux/root_dev.h>
38*4882a593Smuzhiyun #include <linux/of.h>
39*4882a593Smuzhiyun #include <linux/of_pci.h>
40*4882a593Smuzhiyun #include <linux/memblock.h>
41*4882a593Smuzhiyun #include <linux/swiotlb.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <asm/mmu.h>
44*4882a593Smuzhiyun #include <asm/processor.h>
45*4882a593Smuzhiyun #include <asm/io.h>
46*4882a593Smuzhiyun #include <asm/prom.h>
47*4882a593Smuzhiyun #include <asm/rtas.h>
48*4882a593Smuzhiyun #include <asm/pci-bridge.h>
49*4882a593Smuzhiyun #include <asm/iommu.h>
50*4882a593Smuzhiyun #include <asm/dma.h>
51*4882a593Smuzhiyun #include <asm/machdep.h>
52*4882a593Smuzhiyun #include <asm/irq.h>
53*4882a593Smuzhiyun #include <asm/time.h>
54*4882a593Smuzhiyun #include <asm/nvram.h>
55*4882a593Smuzhiyun #include <asm/pmc.h>
56*4882a593Smuzhiyun #include <asm/xics.h>
57*4882a593Smuzhiyun #include <asm/xive.h>
58*4882a593Smuzhiyun #include <asm/ppc-pci.h>
59*4882a593Smuzhiyun #include <asm/i8259.h>
60*4882a593Smuzhiyun #include <asm/udbg.h>
61*4882a593Smuzhiyun #include <asm/smp.h>
62*4882a593Smuzhiyun #include <asm/firmware.h>
63*4882a593Smuzhiyun #include <asm/eeh.h>
64*4882a593Smuzhiyun #include <asm/reg.h>
65*4882a593Smuzhiyun #include <asm/plpar_wrappers.h>
66*4882a593Smuzhiyun #include <asm/kexec.h>
67*4882a593Smuzhiyun #include <asm/isa-bridge.h>
68*4882a593Smuzhiyun #include <asm/security_features.h>
69*4882a593Smuzhiyun #include <asm/asm-const.h>
70*4882a593Smuzhiyun #include <asm/idle.h>
71*4882a593Smuzhiyun #include <asm/swiotlb.h>
72*4882a593Smuzhiyun #include <asm/svm.h>
73*4882a593Smuzhiyun #include <asm/dtl.h>
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #include "pseries.h"
76*4882a593Smuzhiyun #include "../../../../drivers/pci/pci.h"
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun DEFINE_STATIC_KEY_FALSE(shared_processor);
79*4882a593Smuzhiyun EXPORT_SYMBOL(shared_processor);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun int CMO_PrPSP = -1;
82*4882a593Smuzhiyun int CMO_SecPSP = -1;
83*4882a593Smuzhiyun unsigned long CMO_PageSize = (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K);
84*4882a593Smuzhiyun EXPORT_SYMBOL(CMO_PageSize);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun int fwnmi_active; /* TRUE if an FWNMI handler is present */
87*4882a593Smuzhiyun int ibm_nmi_interlock_token;
88*4882a593Smuzhiyun
pSeries_show_cpuinfo(struct seq_file * m)89*4882a593Smuzhiyun static void pSeries_show_cpuinfo(struct seq_file *m)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct device_node *root;
92*4882a593Smuzhiyun const char *model = "";
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun root = of_find_node_by_path("/");
95*4882a593Smuzhiyun if (root)
96*4882a593Smuzhiyun model = of_get_property(root, "model", NULL);
97*4882a593Smuzhiyun seq_printf(m, "machine\t\t: CHRP %s\n", model);
98*4882a593Smuzhiyun of_node_put(root);
99*4882a593Smuzhiyun if (radix_enabled())
100*4882a593Smuzhiyun seq_printf(m, "MMU\t\t: Radix\n");
101*4882a593Smuzhiyun else
102*4882a593Smuzhiyun seq_printf(m, "MMU\t\t: Hash\n");
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Initialize firmware assisted non-maskable interrupts if
106*4882a593Smuzhiyun * the firmware supports this feature.
107*4882a593Smuzhiyun */
fwnmi_init(void)108*4882a593Smuzhiyun static void __init fwnmi_init(void)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun unsigned long system_reset_addr, machine_check_addr;
111*4882a593Smuzhiyun u8 *mce_data_buf;
112*4882a593Smuzhiyun unsigned int i;
113*4882a593Smuzhiyun int nr_cpus = num_possible_cpus();
114*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3S_64
115*4882a593Smuzhiyun struct slb_entry *slb_ptr;
116*4882a593Smuzhiyun size_t size;
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun int ibm_nmi_register_token;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun ibm_nmi_register_token = rtas_token("ibm,nmi-register");
121*4882a593Smuzhiyun if (ibm_nmi_register_token == RTAS_UNKNOWN_SERVICE)
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ibm_nmi_interlock_token = rtas_token("ibm,nmi-interlock");
125*4882a593Smuzhiyun if (WARN_ON(ibm_nmi_interlock_token == RTAS_UNKNOWN_SERVICE))
126*4882a593Smuzhiyun return;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* If the kernel's not linked at zero we point the firmware at low
129*4882a593Smuzhiyun * addresses anyway, and use a trampoline to get to the real code. */
130*4882a593Smuzhiyun system_reset_addr = __pa(system_reset_fwnmi) - PHYSICAL_START;
131*4882a593Smuzhiyun machine_check_addr = __pa(machine_check_fwnmi) - PHYSICAL_START;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun if (0 == rtas_call(ibm_nmi_register_token, 2, 1, NULL,
134*4882a593Smuzhiyun system_reset_addr, machine_check_addr))
135*4882a593Smuzhiyun fwnmi_active = 1;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * Allocate a chunk for per cpu buffer to hold rtas errorlog.
139*4882a593Smuzhiyun * It will be used in real mode mce handler, hence it needs to be
140*4882a593Smuzhiyun * below RMA.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun mce_data_buf = memblock_alloc_try_nid_raw(RTAS_ERROR_LOG_MAX * nr_cpus,
143*4882a593Smuzhiyun RTAS_ERROR_LOG_MAX, MEMBLOCK_LOW_LIMIT,
144*4882a593Smuzhiyun ppc64_rma_size, NUMA_NO_NODE);
145*4882a593Smuzhiyun if (!mce_data_buf)
146*4882a593Smuzhiyun panic("Failed to allocate %d bytes below %pa for MCE buffer\n",
147*4882a593Smuzhiyun RTAS_ERROR_LOG_MAX * nr_cpus, &ppc64_rma_size);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun for_each_possible_cpu(i) {
150*4882a593Smuzhiyun paca_ptrs[i]->mce_data_buf = mce_data_buf +
151*4882a593Smuzhiyun (RTAS_ERROR_LOG_MAX * i);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3S_64
155*4882a593Smuzhiyun if (!radix_enabled()) {
156*4882a593Smuzhiyun /* Allocate per cpu area to save old slb contents during MCE */
157*4882a593Smuzhiyun size = sizeof(struct slb_entry) * mmu_slb_size * nr_cpus;
158*4882a593Smuzhiyun slb_ptr = memblock_alloc_try_nid_raw(size,
159*4882a593Smuzhiyun sizeof(struct slb_entry), MEMBLOCK_LOW_LIMIT,
160*4882a593Smuzhiyun ppc64_rma_size, NUMA_NO_NODE);
161*4882a593Smuzhiyun if (!slb_ptr)
162*4882a593Smuzhiyun panic("Failed to allocate %zu bytes below %pa for slb area\n",
163*4882a593Smuzhiyun size, &ppc64_rma_size);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun for_each_possible_cpu(i)
166*4882a593Smuzhiyun paca_ptrs[i]->mce_faulty_slbs = slb_ptr + (mmu_slb_size * i);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
pseries_8259_cascade(struct irq_desc * desc)171*4882a593Smuzhiyun static void pseries_8259_cascade(struct irq_desc *desc)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
174*4882a593Smuzhiyun unsigned int cascade_irq = i8259_irq();
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (cascade_irq)
177*4882a593Smuzhiyun generic_handle_irq(cascade_irq);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun chip->irq_eoi(&desc->irq_data);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
pseries_setup_i8259_cascade(void)182*4882a593Smuzhiyun static void __init pseries_setup_i8259_cascade(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct device_node *np, *old, *found = NULL;
185*4882a593Smuzhiyun unsigned int cascade;
186*4882a593Smuzhiyun const u32 *addrp;
187*4882a593Smuzhiyun unsigned long intack = 0;
188*4882a593Smuzhiyun int naddr;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun for_each_node_by_type(np, "interrupt-controller") {
191*4882a593Smuzhiyun if (of_device_is_compatible(np, "chrp,iic")) {
192*4882a593Smuzhiyun found = np;
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (found == NULL) {
198*4882a593Smuzhiyun printk(KERN_DEBUG "pic: no ISA interrupt controller\n");
199*4882a593Smuzhiyun return;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun cascade = irq_of_parse_and_map(found, 0);
203*4882a593Smuzhiyun if (!cascade) {
204*4882a593Smuzhiyun printk(KERN_ERR "pic: failed to map cascade interrupt");
205*4882a593Smuzhiyun return;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun pr_debug("pic: cascade mapped to irq %d\n", cascade);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun for (old = of_node_get(found); old != NULL ; old = np) {
210*4882a593Smuzhiyun np = of_get_parent(old);
211*4882a593Smuzhiyun of_node_put(old);
212*4882a593Smuzhiyun if (np == NULL)
213*4882a593Smuzhiyun break;
214*4882a593Smuzhiyun if (!of_node_name_eq(np, "pci"))
215*4882a593Smuzhiyun continue;
216*4882a593Smuzhiyun addrp = of_get_property(np, "8259-interrupt-acknowledge", NULL);
217*4882a593Smuzhiyun if (addrp == NULL)
218*4882a593Smuzhiyun continue;
219*4882a593Smuzhiyun naddr = of_n_addr_cells(np);
220*4882a593Smuzhiyun intack = addrp[naddr-1];
221*4882a593Smuzhiyun if (naddr > 1)
222*4882a593Smuzhiyun intack |= ((unsigned long)addrp[naddr-2]) << 32;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun if (intack)
225*4882a593Smuzhiyun printk(KERN_DEBUG "pic: PCI 8259 intack at 0x%016lx\n", intack);
226*4882a593Smuzhiyun i8259_init(found, intack);
227*4882a593Smuzhiyun of_node_put(found);
228*4882a593Smuzhiyun irq_set_chained_handler(cascade, pseries_8259_cascade);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
pseries_init_irq(void)231*4882a593Smuzhiyun static void __init pseries_init_irq(void)
232*4882a593Smuzhiyun {
233*4882a593Smuzhiyun /* Try using a XIVE if available, otherwise use a XICS */
234*4882a593Smuzhiyun if (!xive_spapr_init()) {
235*4882a593Smuzhiyun xics_init();
236*4882a593Smuzhiyun pseries_setup_i8259_cascade();
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
pseries_lpar_enable_pmcs(void)240*4882a593Smuzhiyun static void pseries_lpar_enable_pmcs(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun unsigned long set, reset;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun set = 1UL << 63;
245*4882a593Smuzhiyun reset = 0;
246*4882a593Smuzhiyun plpar_hcall_norets(H_PERFMON, set, reset);
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
pci_dn_reconfig_notifier(struct notifier_block * nb,unsigned long action,void * data)249*4882a593Smuzhiyun static int pci_dn_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *data)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct of_reconfig_data *rd = data;
252*4882a593Smuzhiyun struct device_node *parent, *np = rd->dn;
253*4882a593Smuzhiyun struct pci_dn *pdn;
254*4882a593Smuzhiyun int err = NOTIFY_OK;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun switch (action) {
257*4882a593Smuzhiyun case OF_RECONFIG_ATTACH_NODE:
258*4882a593Smuzhiyun parent = of_get_parent(np);
259*4882a593Smuzhiyun pdn = parent ? PCI_DN(parent) : NULL;
260*4882a593Smuzhiyun if (pdn)
261*4882a593Smuzhiyun pci_add_device_node_info(pdn->phb, np);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun of_node_put(parent);
264*4882a593Smuzhiyun break;
265*4882a593Smuzhiyun case OF_RECONFIG_DETACH_NODE:
266*4882a593Smuzhiyun pdn = PCI_DN(np);
267*4882a593Smuzhiyun if (pdn)
268*4882a593Smuzhiyun list_del(&pdn->list);
269*4882a593Smuzhiyun break;
270*4882a593Smuzhiyun default:
271*4882a593Smuzhiyun err = NOTIFY_DONE;
272*4882a593Smuzhiyun break;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun return err;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun static struct notifier_block pci_dn_reconfig_nb = {
278*4882a593Smuzhiyun .notifier_call = pci_dn_reconfig_notifier,
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun struct kmem_cache *dtl_cache;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
284*4882a593Smuzhiyun /*
285*4882a593Smuzhiyun * Allocate space for the dispatch trace log for all possible cpus
286*4882a593Smuzhiyun * and register the buffers with the hypervisor. This is used for
287*4882a593Smuzhiyun * computing time stolen by the hypervisor.
288*4882a593Smuzhiyun */
alloc_dispatch_logs(void)289*4882a593Smuzhiyun static int alloc_dispatch_logs(void)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun if (!firmware_has_feature(FW_FEATURE_SPLPAR))
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun if (!dtl_cache)
295*4882a593Smuzhiyun return 0;
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun alloc_dtl_buffers(0);
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun /* Register the DTL for the current (boot) cpu */
300*4882a593Smuzhiyun register_dtl_buffer(smp_processor_id());
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun #else /* !CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
alloc_dispatch_logs(void)305*4882a593Smuzhiyun static inline int alloc_dispatch_logs(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
310*4882a593Smuzhiyun
alloc_dispatch_log_kmem_cache(void)311*4882a593Smuzhiyun static int alloc_dispatch_log_kmem_cache(void)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun void (*ctor)(void *) = get_dtl_cache_ctor();
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun dtl_cache = kmem_cache_create("dtl", DISPATCH_LOG_BYTES,
316*4882a593Smuzhiyun DISPATCH_LOG_BYTES, 0, ctor);
317*4882a593Smuzhiyun if (!dtl_cache) {
318*4882a593Smuzhiyun pr_warn("Failed to create dispatch trace log buffer cache\n");
319*4882a593Smuzhiyun pr_warn("Stolen time statistics will be unreliable\n");
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun return alloc_dispatch_logs();
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun machine_early_initcall(pseries, alloc_dispatch_log_kmem_cache);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun DEFINE_PER_CPU(u64, idle_spurr_cycles);
328*4882a593Smuzhiyun DEFINE_PER_CPU(u64, idle_entry_purr_snap);
329*4882a593Smuzhiyun DEFINE_PER_CPU(u64, idle_entry_spurr_snap);
pseries_lpar_idle(void)330*4882a593Smuzhiyun static void pseries_lpar_idle(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * Default handler to go into low thread priority and possibly
334*4882a593Smuzhiyun * low power mode by ceding processor to hypervisor
335*4882a593Smuzhiyun */
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (!prep_irq_for_idle())
338*4882a593Smuzhiyun return;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /* Indicate to hypervisor that we are idle. */
341*4882a593Smuzhiyun pseries_idle_prolog();
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /*
344*4882a593Smuzhiyun * Yield the processor to the hypervisor. We return if
345*4882a593Smuzhiyun * an external interrupt occurs (which are driven prior
346*4882a593Smuzhiyun * to returning here) or if a prod occurs from another
347*4882a593Smuzhiyun * processor. When returning here, external interrupts
348*4882a593Smuzhiyun * are enabled.
349*4882a593Smuzhiyun */
350*4882a593Smuzhiyun cede_processor();
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun pseries_idle_epilog();
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun /*
356*4882a593Smuzhiyun * Enable relocation on during exceptions. This has partition wide scope and
357*4882a593Smuzhiyun * may take a while to complete, if it takes longer than one second we will
358*4882a593Smuzhiyun * just give up rather than wasting any more time on this - if that turns out
359*4882a593Smuzhiyun * to ever be a problem in practice we can move this into a kernel thread to
360*4882a593Smuzhiyun * finish off the process later in boot.
361*4882a593Smuzhiyun */
pseries_enable_reloc_on_exc(void)362*4882a593Smuzhiyun bool pseries_enable_reloc_on_exc(void)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun long rc;
365*4882a593Smuzhiyun unsigned int delay, total_delay = 0;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun while (1) {
368*4882a593Smuzhiyun rc = enable_reloc_on_exceptions();
369*4882a593Smuzhiyun if (!H_IS_LONG_BUSY(rc)) {
370*4882a593Smuzhiyun if (rc == H_P2) {
371*4882a593Smuzhiyun pr_info("Relocation on exceptions not"
372*4882a593Smuzhiyun " supported\n");
373*4882a593Smuzhiyun return false;
374*4882a593Smuzhiyun } else if (rc != H_SUCCESS) {
375*4882a593Smuzhiyun pr_warn("Unable to enable relocation"
376*4882a593Smuzhiyun " on exceptions: %ld\n", rc);
377*4882a593Smuzhiyun return false;
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun return true;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun delay = get_longbusy_msecs(rc);
383*4882a593Smuzhiyun total_delay += delay;
384*4882a593Smuzhiyun if (total_delay > 1000) {
385*4882a593Smuzhiyun pr_warn("Warning: Giving up waiting to enable "
386*4882a593Smuzhiyun "relocation on exceptions (%u msec)!\n",
387*4882a593Smuzhiyun total_delay);
388*4882a593Smuzhiyun return false;
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun mdelay(delay);
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun EXPORT_SYMBOL(pseries_enable_reloc_on_exc);
395*4882a593Smuzhiyun
pseries_disable_reloc_on_exc(void)396*4882a593Smuzhiyun void pseries_disable_reloc_on_exc(void)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun long rc;
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun while (1) {
401*4882a593Smuzhiyun rc = disable_reloc_on_exceptions();
402*4882a593Smuzhiyun if (!H_IS_LONG_BUSY(rc))
403*4882a593Smuzhiyun break;
404*4882a593Smuzhiyun mdelay(get_longbusy_msecs(rc));
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun if (rc != H_SUCCESS)
407*4882a593Smuzhiyun pr_warn("Warning: Failed to disable relocation on exceptions: %ld\n",
408*4882a593Smuzhiyun rc);
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun EXPORT_SYMBOL(pseries_disable_reloc_on_exc);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun #ifdef CONFIG_KEXEC_CORE
pSeries_machine_kexec(struct kimage * image)413*4882a593Smuzhiyun static void pSeries_machine_kexec(struct kimage *image)
414*4882a593Smuzhiyun {
415*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_SET_MODE))
416*4882a593Smuzhiyun pseries_disable_reloc_on_exc();
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun default_machine_kexec(image);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun #endif
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun #ifdef __LITTLE_ENDIAN__
pseries_big_endian_exceptions(void)423*4882a593Smuzhiyun void pseries_big_endian_exceptions(void)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun long rc;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun while (1) {
428*4882a593Smuzhiyun rc = enable_big_endian_exceptions();
429*4882a593Smuzhiyun if (!H_IS_LONG_BUSY(rc))
430*4882a593Smuzhiyun break;
431*4882a593Smuzhiyun mdelay(get_longbusy_msecs(rc));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun /*
435*4882a593Smuzhiyun * At this point it is unlikely panic() will get anything
436*4882a593Smuzhiyun * out to the user, since this is called very late in kexec
437*4882a593Smuzhiyun * but at least this will stop us from continuing on further
438*4882a593Smuzhiyun * and creating an even more difficult to debug situation.
439*4882a593Smuzhiyun *
440*4882a593Smuzhiyun * There is a known problem when kdump'ing, if cpus are offline
441*4882a593Smuzhiyun * the above call will fail. Rather than panicking again, keep
442*4882a593Smuzhiyun * going and hope the kdump kernel is also little endian, which
443*4882a593Smuzhiyun * it usually is.
444*4882a593Smuzhiyun */
445*4882a593Smuzhiyun if (rc && !kdump_in_progress())
446*4882a593Smuzhiyun panic("Could not enable big endian exceptions");
447*4882a593Smuzhiyun }
448*4882a593Smuzhiyun
pseries_little_endian_exceptions(void)449*4882a593Smuzhiyun void pseries_little_endian_exceptions(void)
450*4882a593Smuzhiyun {
451*4882a593Smuzhiyun long rc;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun while (1) {
454*4882a593Smuzhiyun rc = enable_little_endian_exceptions();
455*4882a593Smuzhiyun if (!H_IS_LONG_BUSY(rc))
456*4882a593Smuzhiyun break;
457*4882a593Smuzhiyun mdelay(get_longbusy_msecs(rc));
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun if (rc) {
460*4882a593Smuzhiyun ppc_md.progress("H_SET_MODE LE exception fail", 0);
461*4882a593Smuzhiyun panic("Could not enable little endian exceptions");
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun #endif
465*4882a593Smuzhiyun
find_and_init_phbs(void)466*4882a593Smuzhiyun static void __init find_and_init_phbs(void)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct device_node *node;
469*4882a593Smuzhiyun struct pci_controller *phb;
470*4882a593Smuzhiyun struct device_node *root = of_find_node_by_path("/");
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun for_each_child_of_node(root, node) {
473*4882a593Smuzhiyun if (!of_node_is_type(node, "pci") &&
474*4882a593Smuzhiyun !of_node_is_type(node, "pciex"))
475*4882a593Smuzhiyun continue;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun phb = pcibios_alloc_controller(node);
478*4882a593Smuzhiyun if (!phb)
479*4882a593Smuzhiyun continue;
480*4882a593Smuzhiyun rtas_setup_phb(phb);
481*4882a593Smuzhiyun pci_process_bridge_OF_ranges(phb, node, 0);
482*4882a593Smuzhiyun isa_bridge_find_early(phb);
483*4882a593Smuzhiyun phb->controller_ops = pseries_pci_controller_ops;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
486*4882a593Smuzhiyun of_node_put(root);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /*
489*4882a593Smuzhiyun * PCI_PROBE_ONLY and PCI_REASSIGN_ALL_BUS can be set via properties
490*4882a593Smuzhiyun * in chosen.
491*4882a593Smuzhiyun */
492*4882a593Smuzhiyun of_pci_check_probe_only();
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
init_cpu_char_feature_flags(struct h_cpu_char_result * result)495*4882a593Smuzhiyun static void init_cpu_char_feature_flags(struct h_cpu_char_result *result)
496*4882a593Smuzhiyun {
497*4882a593Smuzhiyun /*
498*4882a593Smuzhiyun * The features below are disabled by default, so we instead look to see
499*4882a593Smuzhiyun * if firmware has *enabled* them, and set them if so.
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_SPEC_BAR_ORI31)
502*4882a593Smuzhiyun security_ftr_set(SEC_FTR_SPEC_BAR_ORI31);
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_BCCTRL_SERIALISED)
505*4882a593Smuzhiyun security_ftr_set(SEC_FTR_BCCTRL_SERIALISED);
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_L1D_FLUSH_ORI30)
508*4882a593Smuzhiyun security_ftr_set(SEC_FTR_L1D_FLUSH_ORI30);
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_L1D_FLUSH_TRIG2)
511*4882a593Smuzhiyun security_ftr_set(SEC_FTR_L1D_FLUSH_TRIG2);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_L1D_THREAD_PRIV)
514*4882a593Smuzhiyun security_ftr_set(SEC_FTR_L1D_THREAD_PRIV);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_COUNT_CACHE_DISABLED)
517*4882a593Smuzhiyun security_ftr_set(SEC_FTR_COUNT_CACHE_DISABLED);
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_BCCTR_FLUSH_ASSIST)
520*4882a593Smuzhiyun security_ftr_set(SEC_FTR_BCCTR_FLUSH_ASSIST);
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun if (result->character & H_CPU_CHAR_BCCTR_LINK_FLUSH_ASSIST)
523*4882a593Smuzhiyun security_ftr_set(SEC_FTR_BCCTR_LINK_FLUSH_ASSIST);
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun if (result->behaviour & H_CPU_BEHAV_FLUSH_COUNT_CACHE)
526*4882a593Smuzhiyun security_ftr_set(SEC_FTR_FLUSH_COUNT_CACHE);
527*4882a593Smuzhiyun
528*4882a593Smuzhiyun if (result->behaviour & H_CPU_BEHAV_FLUSH_LINK_STACK)
529*4882a593Smuzhiyun security_ftr_set(SEC_FTR_FLUSH_LINK_STACK);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun /*
532*4882a593Smuzhiyun * The features below are enabled by default, so we instead look to see
533*4882a593Smuzhiyun * if firmware has *disabled* them, and clear them if so.
534*4882a593Smuzhiyun */
535*4882a593Smuzhiyun if (!(result->behaviour & H_CPU_BEHAV_FAVOUR_SECURITY))
536*4882a593Smuzhiyun security_ftr_clear(SEC_FTR_FAVOUR_SECURITY);
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun if (!(result->behaviour & H_CPU_BEHAV_L1D_FLUSH_PR))
539*4882a593Smuzhiyun security_ftr_clear(SEC_FTR_L1D_FLUSH_PR);
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun if (result->behaviour & H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY)
542*4882a593Smuzhiyun security_ftr_clear(SEC_FTR_L1D_FLUSH_ENTRY);
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun if (result->behaviour & H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS)
545*4882a593Smuzhiyun security_ftr_clear(SEC_FTR_L1D_FLUSH_UACCESS);
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun if (!(result->behaviour & H_CPU_BEHAV_BNDS_CHK_SPEC_BAR))
548*4882a593Smuzhiyun security_ftr_clear(SEC_FTR_BNDS_CHK_SPEC_BAR);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
pseries_setup_security_mitigations(void)551*4882a593Smuzhiyun void pseries_setup_security_mitigations(void)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun struct h_cpu_char_result result;
554*4882a593Smuzhiyun enum l1d_flush_type types;
555*4882a593Smuzhiyun bool enable;
556*4882a593Smuzhiyun long rc;
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /*
559*4882a593Smuzhiyun * Set features to the defaults assumed by init_cpu_char_feature_flags()
560*4882a593Smuzhiyun * so it can set/clear again any features that might have changed after
561*4882a593Smuzhiyun * migration, and in case the hypercall fails and it is not even called.
562*4882a593Smuzhiyun */
563*4882a593Smuzhiyun powerpc_security_features = SEC_FTR_DEFAULT;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun rc = plpar_get_cpu_characteristics(&result);
566*4882a593Smuzhiyun if (rc == H_SUCCESS)
567*4882a593Smuzhiyun init_cpu_char_feature_flags(&result);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /*
570*4882a593Smuzhiyun * We're the guest so this doesn't apply to us, clear it to simplify
571*4882a593Smuzhiyun * handling of it elsewhere.
572*4882a593Smuzhiyun */
573*4882a593Smuzhiyun security_ftr_clear(SEC_FTR_L1D_FLUSH_HV);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun types = L1D_FLUSH_FALLBACK;
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun if (security_ftr_enabled(SEC_FTR_L1D_FLUSH_TRIG2))
578*4882a593Smuzhiyun types |= L1D_FLUSH_MTTRIG;
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun if (security_ftr_enabled(SEC_FTR_L1D_FLUSH_ORI30))
581*4882a593Smuzhiyun types |= L1D_FLUSH_ORI;
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun enable = security_ftr_enabled(SEC_FTR_FAVOUR_SECURITY) && \
584*4882a593Smuzhiyun security_ftr_enabled(SEC_FTR_L1D_FLUSH_PR);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun setup_rfi_flush(types, enable);
587*4882a593Smuzhiyun setup_count_cache_flush();
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun enable = security_ftr_enabled(SEC_FTR_FAVOUR_SECURITY) &&
590*4882a593Smuzhiyun security_ftr_enabled(SEC_FTR_L1D_FLUSH_ENTRY);
591*4882a593Smuzhiyun setup_entry_flush(enable);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun enable = security_ftr_enabled(SEC_FTR_FAVOUR_SECURITY) &&
594*4882a593Smuzhiyun security_ftr_enabled(SEC_FTR_L1D_FLUSH_UACCESS);
595*4882a593Smuzhiyun setup_uaccess_flush(enable);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun setup_stf_barrier();
598*4882a593Smuzhiyun }
599*4882a593Smuzhiyun
600*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
601*4882a593Smuzhiyun enum rtas_iov_fw_value_map {
602*4882a593Smuzhiyun NUM_RES_PROPERTY = 0, /* Number of Resources */
603*4882a593Smuzhiyun LOW_INT = 1, /* Lowest 32 bits of Address */
604*4882a593Smuzhiyun START_OF_ENTRIES = 2, /* Always start of entry */
605*4882a593Smuzhiyun APERTURE_PROPERTY = 2, /* Start of entry+ to Aperture Size */
606*4882a593Smuzhiyun WDW_SIZE_PROPERTY = 4, /* Start of entry+ to Window Size */
607*4882a593Smuzhiyun NEXT_ENTRY = 7 /* Go to next entry on array */
608*4882a593Smuzhiyun };
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun enum get_iov_fw_value_index {
611*4882a593Smuzhiyun BAR_ADDRS = 1, /* Get Bar Address */
612*4882a593Smuzhiyun APERTURE_SIZE = 2, /* Get Aperture Size */
613*4882a593Smuzhiyun WDW_SIZE = 3 /* Get Window Size */
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
pseries_get_iov_fw_value(struct pci_dev * dev,int resno,enum get_iov_fw_value_index value)616*4882a593Smuzhiyun resource_size_t pseries_get_iov_fw_value(struct pci_dev *dev, int resno,
617*4882a593Smuzhiyun enum get_iov_fw_value_index value)
618*4882a593Smuzhiyun {
619*4882a593Smuzhiyun const int *indexes;
620*4882a593Smuzhiyun struct device_node *dn = pci_device_to_OF_node(dev);
621*4882a593Smuzhiyun int i, num_res, ret = 0;
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun indexes = of_get_property(dn, "ibm,open-sriov-vf-bar-info", NULL);
624*4882a593Smuzhiyun if (!indexes)
625*4882a593Smuzhiyun return 0;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun /*
628*4882a593Smuzhiyun * First element in the array is the number of Bars
629*4882a593Smuzhiyun * returned. Search through the list to find the matching
630*4882a593Smuzhiyun * bar
631*4882a593Smuzhiyun */
632*4882a593Smuzhiyun num_res = of_read_number(&indexes[NUM_RES_PROPERTY], 1);
633*4882a593Smuzhiyun if (resno >= num_res)
634*4882a593Smuzhiyun return 0; /* or an errror */
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun i = START_OF_ENTRIES + NEXT_ENTRY * resno;
637*4882a593Smuzhiyun switch (value) {
638*4882a593Smuzhiyun case BAR_ADDRS:
639*4882a593Smuzhiyun ret = of_read_number(&indexes[i], 2);
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case APERTURE_SIZE:
642*4882a593Smuzhiyun ret = of_read_number(&indexes[i + APERTURE_PROPERTY], 2);
643*4882a593Smuzhiyun break;
644*4882a593Smuzhiyun case WDW_SIZE:
645*4882a593Smuzhiyun ret = of_read_number(&indexes[i + WDW_SIZE_PROPERTY], 2);
646*4882a593Smuzhiyun break;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun return ret;
650*4882a593Smuzhiyun }
651*4882a593Smuzhiyun
of_pci_set_vf_bar_size(struct pci_dev * dev,const int * indexes)652*4882a593Smuzhiyun void of_pci_set_vf_bar_size(struct pci_dev *dev, const int *indexes)
653*4882a593Smuzhiyun {
654*4882a593Smuzhiyun struct resource *res;
655*4882a593Smuzhiyun resource_size_t base, size;
656*4882a593Smuzhiyun int i, r, num_res;
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun num_res = of_read_number(&indexes[NUM_RES_PROPERTY], 1);
659*4882a593Smuzhiyun num_res = min_t(int, num_res, PCI_SRIOV_NUM_BARS);
660*4882a593Smuzhiyun for (i = START_OF_ENTRIES, r = 0; r < num_res && r < PCI_SRIOV_NUM_BARS;
661*4882a593Smuzhiyun i += NEXT_ENTRY, r++) {
662*4882a593Smuzhiyun res = &dev->resource[r + PCI_IOV_RESOURCES];
663*4882a593Smuzhiyun base = of_read_number(&indexes[i], 2);
664*4882a593Smuzhiyun size = of_read_number(&indexes[i + APERTURE_PROPERTY], 2);
665*4882a593Smuzhiyun res->flags = pci_parse_of_flags(of_read_number
666*4882a593Smuzhiyun (&indexes[i + LOW_INT], 1), 0);
667*4882a593Smuzhiyun res->flags |= (IORESOURCE_MEM_64 | IORESOURCE_PCI_FIXED);
668*4882a593Smuzhiyun res->name = pci_name(dev);
669*4882a593Smuzhiyun res->start = base;
670*4882a593Smuzhiyun res->end = base + size - 1;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
of_pci_parse_iov_addrs(struct pci_dev * dev,const int * indexes)674*4882a593Smuzhiyun void of_pci_parse_iov_addrs(struct pci_dev *dev, const int *indexes)
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun struct resource *res, *root, *conflict;
677*4882a593Smuzhiyun resource_size_t base, size;
678*4882a593Smuzhiyun int i, r, num_res;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun * First element in the array is the number of Bars
682*4882a593Smuzhiyun * returned. Search through the list to find the matching
683*4882a593Smuzhiyun * bars assign them from firmware into resources structure.
684*4882a593Smuzhiyun */
685*4882a593Smuzhiyun num_res = of_read_number(&indexes[NUM_RES_PROPERTY], 1);
686*4882a593Smuzhiyun for (i = START_OF_ENTRIES, r = 0; r < num_res && r < PCI_SRIOV_NUM_BARS;
687*4882a593Smuzhiyun i += NEXT_ENTRY, r++) {
688*4882a593Smuzhiyun res = &dev->resource[r + PCI_IOV_RESOURCES];
689*4882a593Smuzhiyun base = of_read_number(&indexes[i], 2);
690*4882a593Smuzhiyun size = of_read_number(&indexes[i + WDW_SIZE_PROPERTY], 2);
691*4882a593Smuzhiyun res->name = pci_name(dev);
692*4882a593Smuzhiyun res->start = base;
693*4882a593Smuzhiyun res->end = base + size - 1;
694*4882a593Smuzhiyun root = &iomem_resource;
695*4882a593Smuzhiyun dev_dbg(&dev->dev,
696*4882a593Smuzhiyun "pSeries IOV BAR %d: trying firmware assignment %pR\n",
697*4882a593Smuzhiyun r + PCI_IOV_RESOURCES, res);
698*4882a593Smuzhiyun conflict = request_resource_conflict(root, res);
699*4882a593Smuzhiyun if (conflict) {
700*4882a593Smuzhiyun dev_info(&dev->dev,
701*4882a593Smuzhiyun "BAR %d: %pR conflicts with %s %pR\n",
702*4882a593Smuzhiyun r + PCI_IOV_RESOURCES, res,
703*4882a593Smuzhiyun conflict->name, conflict);
704*4882a593Smuzhiyun res->flags |= IORESOURCE_UNSET;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun }
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun
pseries_disable_sriov_resources(struct pci_dev * pdev)709*4882a593Smuzhiyun static void pseries_disable_sriov_resources(struct pci_dev *pdev)
710*4882a593Smuzhiyun {
711*4882a593Smuzhiyun int i;
712*4882a593Smuzhiyun
713*4882a593Smuzhiyun pci_warn(pdev, "No hypervisor support for SR-IOV on this device, IOV BARs disabled.\n");
714*4882a593Smuzhiyun for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
715*4882a593Smuzhiyun pdev->resource[i + PCI_IOV_RESOURCES].flags = 0;
716*4882a593Smuzhiyun }
717*4882a593Smuzhiyun
pseries_pci_fixup_resources(struct pci_dev * pdev)718*4882a593Smuzhiyun static void pseries_pci_fixup_resources(struct pci_dev *pdev)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun const int *indexes;
721*4882a593Smuzhiyun struct device_node *dn = pci_device_to_OF_node(pdev);
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /*Firmware must support open sriov otherwise dont configure*/
724*4882a593Smuzhiyun indexes = of_get_property(dn, "ibm,open-sriov-vf-bar-info", NULL);
725*4882a593Smuzhiyun if (indexes)
726*4882a593Smuzhiyun of_pci_set_vf_bar_size(pdev, indexes);
727*4882a593Smuzhiyun else
728*4882a593Smuzhiyun pseries_disable_sriov_resources(pdev);
729*4882a593Smuzhiyun }
730*4882a593Smuzhiyun
pseries_pci_fixup_iov_resources(struct pci_dev * pdev)731*4882a593Smuzhiyun static void pseries_pci_fixup_iov_resources(struct pci_dev *pdev)
732*4882a593Smuzhiyun {
733*4882a593Smuzhiyun const int *indexes;
734*4882a593Smuzhiyun struct device_node *dn = pci_device_to_OF_node(pdev);
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun if (!pdev->is_physfn || pci_dev_is_added(pdev))
737*4882a593Smuzhiyun return;
738*4882a593Smuzhiyun /*Firmware must support open sriov otherwise dont configure*/
739*4882a593Smuzhiyun indexes = of_get_property(dn, "ibm,open-sriov-vf-bar-info", NULL);
740*4882a593Smuzhiyun if (indexes)
741*4882a593Smuzhiyun of_pci_parse_iov_addrs(pdev, indexes);
742*4882a593Smuzhiyun else
743*4882a593Smuzhiyun pseries_disable_sriov_resources(pdev);
744*4882a593Smuzhiyun }
745*4882a593Smuzhiyun
pseries_pci_iov_resource_alignment(struct pci_dev * pdev,int resno)746*4882a593Smuzhiyun static resource_size_t pseries_pci_iov_resource_alignment(struct pci_dev *pdev,
747*4882a593Smuzhiyun int resno)
748*4882a593Smuzhiyun {
749*4882a593Smuzhiyun const __be32 *reg;
750*4882a593Smuzhiyun struct device_node *dn = pci_device_to_OF_node(pdev);
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /*Firmware must support open sriov otherwise report regular alignment*/
753*4882a593Smuzhiyun reg = of_get_property(dn, "ibm,is-open-sriov-pf", NULL);
754*4882a593Smuzhiyun if (!reg)
755*4882a593Smuzhiyun return pci_iov_resource_size(pdev, resno);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (!pdev->is_physfn)
758*4882a593Smuzhiyun return 0;
759*4882a593Smuzhiyun return pseries_get_iov_fw_value(pdev,
760*4882a593Smuzhiyun resno - PCI_IOV_RESOURCES,
761*4882a593Smuzhiyun APERTURE_SIZE);
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun #endif
764*4882a593Smuzhiyun
pSeries_setup_arch(void)765*4882a593Smuzhiyun static void __init pSeries_setup_arch(void)
766*4882a593Smuzhiyun {
767*4882a593Smuzhiyun set_arch_panic_timeout(10, ARCH_PANIC_TIMEOUT);
768*4882a593Smuzhiyun
769*4882a593Smuzhiyun /* Discover PIC type and setup ppc_md accordingly */
770*4882a593Smuzhiyun smp_init_pseries();
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun if (radix_enabled() && !mmu_has_feature(MMU_FTR_GTSE))
774*4882a593Smuzhiyun if (!firmware_has_feature(FW_FEATURE_RPT_INVALIDATE))
775*4882a593Smuzhiyun panic("BUG: Radix support requires either GTSE or RPT_INVALIDATE\n");
776*4882a593Smuzhiyun
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun /* openpic global configuration register (64-bit format). */
779*4882a593Smuzhiyun /* openpic Interrupt Source Unit pointer (64-bit format). */
780*4882a593Smuzhiyun /* python0 facility area (mmio) (64-bit format) REAL address. */
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* init to some ~sane value until calibrate_delay() runs */
783*4882a593Smuzhiyun loops_per_jiffy = 50000000;
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun fwnmi_init();
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun pseries_setup_security_mitigations();
788*4882a593Smuzhiyun pseries_lpar_read_hblkrm_characteristics();
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun /* By default, only probe PCI (can be overridden by rtas_pci) */
791*4882a593Smuzhiyun pci_add_flags(PCI_PROBE_ONLY);
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /* Find and initialize PCI host bridges */
794*4882a593Smuzhiyun init_pci_config_tokens();
795*4882a593Smuzhiyun find_and_init_phbs();
796*4882a593Smuzhiyun of_reconfig_notifier_register(&pci_dn_reconfig_nb);
797*4882a593Smuzhiyun
798*4882a593Smuzhiyun pSeries_nvram_init();
799*4882a593Smuzhiyun
800*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_LPAR)) {
801*4882a593Smuzhiyun vpa_init(boot_cpuid);
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun if (lppaca_shared_proc(get_lppaca())) {
804*4882a593Smuzhiyun static_branch_enable(&shared_processor);
805*4882a593Smuzhiyun pv_spinlocks_init();
806*4882a593Smuzhiyun }
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun ppc_md.power_save = pseries_lpar_idle;
809*4882a593Smuzhiyun ppc_md.enable_pmcs = pseries_lpar_enable_pmcs;
810*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
811*4882a593Smuzhiyun ppc_md.pcibios_fixup_resources =
812*4882a593Smuzhiyun pseries_pci_fixup_resources;
813*4882a593Smuzhiyun ppc_md.pcibios_fixup_sriov =
814*4882a593Smuzhiyun pseries_pci_fixup_iov_resources;
815*4882a593Smuzhiyun ppc_md.pcibios_iov_resource_alignment =
816*4882a593Smuzhiyun pseries_pci_iov_resource_alignment;
817*4882a593Smuzhiyun #endif
818*4882a593Smuzhiyun } else {
819*4882a593Smuzhiyun /* No special idle routine */
820*4882a593Smuzhiyun ppc_md.enable_pmcs = power4_enable_pmcs;
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun
823*4882a593Smuzhiyun ppc_md.pcibios_root_bridge_prepare = pseries_root_bridge_prepare;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (swiotlb_force == SWIOTLB_FORCE)
826*4882a593Smuzhiyun ppc_swiotlb_enable = 1;
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun pseries_rng_init();
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
pseries_panic(char * str)831*4882a593Smuzhiyun static void pseries_panic(char *str)
832*4882a593Smuzhiyun {
833*4882a593Smuzhiyun panic_flush_kmsg_end();
834*4882a593Smuzhiyun rtas_os_term(str);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
pSeries_init_panel(void)837*4882a593Smuzhiyun static int __init pSeries_init_panel(void)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun /* Manually leave the kernel version on the panel. */
840*4882a593Smuzhiyun #ifdef __BIG_ENDIAN__
841*4882a593Smuzhiyun ppc_md.progress("Linux ppc64\n", 0);
842*4882a593Smuzhiyun #else
843*4882a593Smuzhiyun ppc_md.progress("Linux ppc64le\n", 0);
844*4882a593Smuzhiyun #endif
845*4882a593Smuzhiyun ppc_md.progress(init_utsname()->version, 0);
846*4882a593Smuzhiyun
847*4882a593Smuzhiyun return 0;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun machine_arch_initcall(pseries, pSeries_init_panel);
850*4882a593Smuzhiyun
pseries_set_dabr(unsigned long dabr,unsigned long dabrx)851*4882a593Smuzhiyun static int pseries_set_dabr(unsigned long dabr, unsigned long dabrx)
852*4882a593Smuzhiyun {
853*4882a593Smuzhiyun return plpar_hcall_norets(H_SET_DABR, dabr);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
pseries_set_xdabr(unsigned long dabr,unsigned long dabrx)856*4882a593Smuzhiyun static int pseries_set_xdabr(unsigned long dabr, unsigned long dabrx)
857*4882a593Smuzhiyun {
858*4882a593Smuzhiyun /* Have to set at least one bit in the DABRX according to PAPR */
859*4882a593Smuzhiyun if (dabrx == 0 && dabr == 0)
860*4882a593Smuzhiyun dabrx = DABRX_USER;
861*4882a593Smuzhiyun /* PAPR says we can only set kernel and user bits */
862*4882a593Smuzhiyun dabrx &= DABRX_KERNEL | DABRX_USER;
863*4882a593Smuzhiyun
864*4882a593Smuzhiyun return plpar_hcall_norets(H_SET_XDABR, dabr, dabrx);
865*4882a593Smuzhiyun }
866*4882a593Smuzhiyun
pseries_set_dawr(int nr,unsigned long dawr,unsigned long dawrx)867*4882a593Smuzhiyun static int pseries_set_dawr(int nr, unsigned long dawr, unsigned long dawrx)
868*4882a593Smuzhiyun {
869*4882a593Smuzhiyun /* PAPR says we can't set HYP */
870*4882a593Smuzhiyun dawrx &= ~DAWRX_HYP;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun if (nr == 0)
873*4882a593Smuzhiyun return plpar_set_watchpoint0(dawr, dawrx);
874*4882a593Smuzhiyun else
875*4882a593Smuzhiyun return plpar_set_watchpoint1(dawr, dawrx);
876*4882a593Smuzhiyun }
877*4882a593Smuzhiyun
878*4882a593Smuzhiyun #define CMO_CHARACTERISTICS_TOKEN 44
879*4882a593Smuzhiyun #define CMO_MAXLENGTH 1026
880*4882a593Smuzhiyun
pSeries_coalesce_init(void)881*4882a593Smuzhiyun void pSeries_coalesce_init(void)
882*4882a593Smuzhiyun {
883*4882a593Smuzhiyun struct hvcall_mpp_x_data mpp_x_data;
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_CMO) && !h_get_mpp_x(&mpp_x_data))
886*4882a593Smuzhiyun powerpc_firmware_features |= FW_FEATURE_XCMO;
887*4882a593Smuzhiyun else
888*4882a593Smuzhiyun powerpc_firmware_features &= ~FW_FEATURE_XCMO;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun /**
892*4882a593Smuzhiyun * fw_cmo_feature_init - FW_FEATURE_CMO is not stored in ibm,hypertas-functions,
893*4882a593Smuzhiyun * handle that here. (Stolen from parse_system_parameter_string)
894*4882a593Smuzhiyun */
pSeries_cmo_feature_init(void)895*4882a593Smuzhiyun static void pSeries_cmo_feature_init(void)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun char *ptr, *key, *value, *end;
898*4882a593Smuzhiyun int call_status;
899*4882a593Smuzhiyun int page_order = IOMMU_PAGE_SHIFT_4K;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun pr_debug(" -> fw_cmo_feature_init()\n");
902*4882a593Smuzhiyun spin_lock(&rtas_data_buf_lock);
903*4882a593Smuzhiyun memset(rtas_data_buf, 0, RTAS_DATA_BUF_SIZE);
904*4882a593Smuzhiyun call_status = rtas_call(rtas_token("ibm,get-system-parameter"), 3, 1,
905*4882a593Smuzhiyun NULL,
906*4882a593Smuzhiyun CMO_CHARACTERISTICS_TOKEN,
907*4882a593Smuzhiyun __pa(rtas_data_buf),
908*4882a593Smuzhiyun RTAS_DATA_BUF_SIZE);
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun if (call_status != 0) {
911*4882a593Smuzhiyun spin_unlock(&rtas_data_buf_lock);
912*4882a593Smuzhiyun pr_debug("CMO not available\n");
913*4882a593Smuzhiyun pr_debug(" <- fw_cmo_feature_init()\n");
914*4882a593Smuzhiyun return;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun
917*4882a593Smuzhiyun end = rtas_data_buf + CMO_MAXLENGTH - 2;
918*4882a593Smuzhiyun ptr = rtas_data_buf + 2; /* step over strlen value */
919*4882a593Smuzhiyun key = value = ptr;
920*4882a593Smuzhiyun
921*4882a593Smuzhiyun while (*ptr && (ptr <= end)) {
922*4882a593Smuzhiyun /* Separate the key and value by replacing '=' with '\0' and
923*4882a593Smuzhiyun * point the value at the string after the '='
924*4882a593Smuzhiyun */
925*4882a593Smuzhiyun if (ptr[0] == '=') {
926*4882a593Smuzhiyun ptr[0] = '\0';
927*4882a593Smuzhiyun value = ptr + 1;
928*4882a593Smuzhiyun } else if (ptr[0] == '\0' || ptr[0] == ',') {
929*4882a593Smuzhiyun /* Terminate the string containing the key/value pair */
930*4882a593Smuzhiyun ptr[0] = '\0';
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun if (key == value) {
933*4882a593Smuzhiyun pr_debug("Malformed key/value pair\n");
934*4882a593Smuzhiyun /* Never found a '=', end processing */
935*4882a593Smuzhiyun break;
936*4882a593Smuzhiyun }
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun if (0 == strcmp(key, "CMOPageSize"))
939*4882a593Smuzhiyun page_order = simple_strtol(value, NULL, 10);
940*4882a593Smuzhiyun else if (0 == strcmp(key, "PrPSP"))
941*4882a593Smuzhiyun CMO_PrPSP = simple_strtol(value, NULL, 10);
942*4882a593Smuzhiyun else if (0 == strcmp(key, "SecPSP"))
943*4882a593Smuzhiyun CMO_SecPSP = simple_strtol(value, NULL, 10);
944*4882a593Smuzhiyun value = key = ptr + 1;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun ptr++;
947*4882a593Smuzhiyun }
948*4882a593Smuzhiyun
949*4882a593Smuzhiyun /* Page size is returned as the power of 2 of the page size,
950*4882a593Smuzhiyun * convert to the page size in bytes before returning
951*4882a593Smuzhiyun */
952*4882a593Smuzhiyun CMO_PageSize = 1 << page_order;
953*4882a593Smuzhiyun pr_debug("CMO_PageSize = %lu\n", CMO_PageSize);
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun if (CMO_PrPSP != -1 || CMO_SecPSP != -1) {
956*4882a593Smuzhiyun pr_info("CMO enabled\n");
957*4882a593Smuzhiyun pr_debug("CMO enabled, PrPSP=%d, SecPSP=%d\n", CMO_PrPSP,
958*4882a593Smuzhiyun CMO_SecPSP);
959*4882a593Smuzhiyun powerpc_firmware_features |= FW_FEATURE_CMO;
960*4882a593Smuzhiyun pSeries_coalesce_init();
961*4882a593Smuzhiyun } else
962*4882a593Smuzhiyun pr_debug("CMO not enabled, PrPSP=%d, SecPSP=%d\n", CMO_PrPSP,
963*4882a593Smuzhiyun CMO_SecPSP);
964*4882a593Smuzhiyun spin_unlock(&rtas_data_buf_lock);
965*4882a593Smuzhiyun pr_debug(" <- fw_cmo_feature_init()\n");
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun
968*4882a593Smuzhiyun /*
969*4882a593Smuzhiyun * Early initialization. Relocation is on but do not reference unbolted pages
970*4882a593Smuzhiyun */
pseries_init(void)971*4882a593Smuzhiyun static void __init pseries_init(void)
972*4882a593Smuzhiyun {
973*4882a593Smuzhiyun pr_debug(" -> pseries_init()\n");
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun #ifdef CONFIG_HVC_CONSOLE
976*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_LPAR))
977*4882a593Smuzhiyun hvc_vio_init_early();
978*4882a593Smuzhiyun #endif
979*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_XDABR))
980*4882a593Smuzhiyun ppc_md.set_dabr = pseries_set_xdabr;
981*4882a593Smuzhiyun else if (firmware_has_feature(FW_FEATURE_DABR))
982*4882a593Smuzhiyun ppc_md.set_dabr = pseries_set_dabr;
983*4882a593Smuzhiyun
984*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_SET_MODE))
985*4882a593Smuzhiyun ppc_md.set_dawr = pseries_set_dawr;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun pSeries_cmo_feature_init();
988*4882a593Smuzhiyun iommu_init_early_pSeries();
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun pr_debug(" <- pseries_init()\n");
991*4882a593Smuzhiyun }
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun /**
994*4882a593Smuzhiyun * pseries_power_off - tell firmware about how to power off the system.
995*4882a593Smuzhiyun *
996*4882a593Smuzhiyun * This function calls either the power-off rtas token in normal cases
997*4882a593Smuzhiyun * or the ibm,power-off-ups token (if present & requested) in case of
998*4882a593Smuzhiyun * a power failure. If power-off token is used, power on will only be
999*4882a593Smuzhiyun * possible with power button press. If ibm,power-off-ups token is used
1000*4882a593Smuzhiyun * it will allow auto poweron after power is restored.
1001*4882a593Smuzhiyun */
pseries_power_off(void)1002*4882a593Smuzhiyun static void pseries_power_off(void)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun int rc;
1005*4882a593Smuzhiyun int rtas_poweroff_ups_token = rtas_token("ibm,power-off-ups");
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun if (rtas_flash_term_hook)
1008*4882a593Smuzhiyun rtas_flash_term_hook(SYS_POWER_OFF);
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun if (rtas_poweron_auto == 0 ||
1011*4882a593Smuzhiyun rtas_poweroff_ups_token == RTAS_UNKNOWN_SERVICE) {
1012*4882a593Smuzhiyun rc = rtas_call(rtas_token("power-off"), 2, 1, NULL, -1, -1);
1013*4882a593Smuzhiyun printk(KERN_INFO "RTAS power-off returned %d\n", rc);
1014*4882a593Smuzhiyun } else {
1015*4882a593Smuzhiyun rc = rtas_call(rtas_poweroff_ups_token, 0, 1, NULL);
1016*4882a593Smuzhiyun printk(KERN_INFO "RTAS ibm,power-off-ups returned %d\n", rc);
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun for (;;);
1019*4882a593Smuzhiyun }
1020*4882a593Smuzhiyun
pSeries_probe(void)1021*4882a593Smuzhiyun static int __init pSeries_probe(void)
1022*4882a593Smuzhiyun {
1023*4882a593Smuzhiyun if (!of_node_is_type(of_root, "chrp"))
1024*4882a593Smuzhiyun return 0;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* Cell blades firmware claims to be chrp while it's not. Until this
1027*4882a593Smuzhiyun * is fixed, we need to avoid those here.
1028*4882a593Smuzhiyun */
1029*4882a593Smuzhiyun if (of_machine_is_compatible("IBM,CPBW-1.0") ||
1030*4882a593Smuzhiyun of_machine_is_compatible("IBM,CBEA"))
1031*4882a593Smuzhiyun return 0;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun pm_power_off = pseries_power_off;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun pr_debug("Machine is%s LPAR !\n",
1036*4882a593Smuzhiyun (powerpc_firmware_features & FW_FEATURE_LPAR) ? "" : " not");
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun pseries_init();
1039*4882a593Smuzhiyun
1040*4882a593Smuzhiyun return 1;
1041*4882a593Smuzhiyun }
1042*4882a593Smuzhiyun
pSeries_pci_probe_mode(struct pci_bus * bus)1043*4882a593Smuzhiyun static int pSeries_pci_probe_mode(struct pci_bus *bus)
1044*4882a593Smuzhiyun {
1045*4882a593Smuzhiyun if (firmware_has_feature(FW_FEATURE_LPAR))
1046*4882a593Smuzhiyun return PCI_PROBE_DEVTREE;
1047*4882a593Smuzhiyun return PCI_PROBE_NORMAL;
1048*4882a593Smuzhiyun }
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun struct pci_controller_ops pseries_pci_controller_ops = {
1051*4882a593Smuzhiyun .probe_mode = pSeries_pci_probe_mode,
1052*4882a593Smuzhiyun };
1053*4882a593Smuzhiyun
define_machine(pseries)1054*4882a593Smuzhiyun define_machine(pseries) {
1055*4882a593Smuzhiyun .name = "pSeries",
1056*4882a593Smuzhiyun .probe = pSeries_probe,
1057*4882a593Smuzhiyun .setup_arch = pSeries_setup_arch,
1058*4882a593Smuzhiyun .init_IRQ = pseries_init_irq,
1059*4882a593Smuzhiyun .show_cpuinfo = pSeries_show_cpuinfo,
1060*4882a593Smuzhiyun .log_error = pSeries_log_error,
1061*4882a593Smuzhiyun .pcibios_fixup = pSeries_final_fixup,
1062*4882a593Smuzhiyun .restart = rtas_restart,
1063*4882a593Smuzhiyun .halt = rtas_halt,
1064*4882a593Smuzhiyun .panic = pseries_panic,
1065*4882a593Smuzhiyun .get_boot_time = rtas_get_boot_time,
1066*4882a593Smuzhiyun .get_rtc_time = rtas_get_rtc_time,
1067*4882a593Smuzhiyun .set_rtc_time = rtas_set_rtc_time,
1068*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
1069*4882a593Smuzhiyun .progress = rtas_progress,
1070*4882a593Smuzhiyun .system_reset_exception = pSeries_system_reset_exception,
1071*4882a593Smuzhiyun .machine_check_early = pseries_machine_check_realmode,
1072*4882a593Smuzhiyun .machine_check_exception = pSeries_machine_check_exception,
1073*4882a593Smuzhiyun #ifdef CONFIG_KEXEC_CORE
1074*4882a593Smuzhiyun .machine_kexec = pSeries_machine_kexec,
1075*4882a593Smuzhiyun .kexec_cpu_down = pseries_kexec_cpu_down,
1076*4882a593Smuzhiyun #endif
1077*4882a593Smuzhiyun #ifdef CONFIG_MEMORY_HOTPLUG_SPARSE
1078*4882a593Smuzhiyun .memory_block_size = pseries_memory_block_size,
1079*4882a593Smuzhiyun #endif
1080*4882a593Smuzhiyun };
1081