xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/pseries/pci.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2001 Dave Engebretsen, IBM Corporation
4*4882a593Smuzhiyun  * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * pSeries specific routines for PCI.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/ioport.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/string.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <asm/eeh.h>
16*4882a593Smuzhiyun #include <asm/pci-bridge.h>
17*4882a593Smuzhiyun #include <asm/prom.h>
18*4882a593Smuzhiyun #include <asm/ppc-pci.h>
19*4882a593Smuzhiyun #include <asm/pci.h>
20*4882a593Smuzhiyun #include "pseries.h"
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #if 0
23*4882a593Smuzhiyun void pcibios_name_device(struct pci_dev *dev)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	struct device_node *dn;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	/*
28*4882a593Smuzhiyun 	 * Add IBM loc code (slot) as a prefix to the device names for service
29*4882a593Smuzhiyun 	 */
30*4882a593Smuzhiyun 	dn = pci_device_to_OF_node(dev);
31*4882a593Smuzhiyun 	if (dn) {
32*4882a593Smuzhiyun 		const char *loc_code = of_get_property(dn, "ibm,loc-code",
33*4882a593Smuzhiyun 				NULL);
34*4882a593Smuzhiyun 		if (loc_code) {
35*4882a593Smuzhiyun 			int loc_len = strlen(loc_code);
36*4882a593Smuzhiyun 			if (loc_len < sizeof(dev->dev.name)) {
37*4882a593Smuzhiyun 				memmove(dev->dev.name+loc_len+1, dev->dev.name,
38*4882a593Smuzhiyun 					sizeof(dev->dev.name)-loc_len-1);
39*4882a593Smuzhiyun 				memcpy(dev->dev.name, loc_code, loc_len);
40*4882a593Smuzhiyun 				dev->dev.name[loc_len] = ' ';
41*4882a593Smuzhiyun 				dev->dev.name[sizeof(dev->dev.name)-1] = '\0';
42*4882a593Smuzhiyun 			}
43*4882a593Smuzhiyun 		}
44*4882a593Smuzhiyun 	}
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_name_device);
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
50*4882a593Smuzhiyun #define MAX_VFS_FOR_MAP_PE 256
51*4882a593Smuzhiyun struct pe_map_bar_entry {
52*4882a593Smuzhiyun 	__be64     bar;       /* Input:  Virtual Function BAR */
53*4882a593Smuzhiyun 	__be16     rid;       /* Input:  Virtual Function Router ID */
54*4882a593Smuzhiyun 	__be16     pe_num;    /* Output: Virtual Function PE Number */
55*4882a593Smuzhiyun 	__be32     reserved;  /* Reserved Space */
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
pseries_send_map_pe(struct pci_dev * pdev,u16 num_vfs,struct pe_map_bar_entry * vf_pe_array)58*4882a593Smuzhiyun int pseries_send_map_pe(struct pci_dev *pdev,
59*4882a593Smuzhiyun 			u16 num_vfs,
60*4882a593Smuzhiyun 			struct pe_map_bar_entry *vf_pe_array)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	struct pci_dn *pdn;
63*4882a593Smuzhiyun 	int rc;
64*4882a593Smuzhiyun 	unsigned long buid, addr;
65*4882a593Smuzhiyun 	int ibm_map_pes = rtas_token("ibm,open-sriov-map-pe-number");
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	if (ibm_map_pes == RTAS_UNKNOWN_SERVICE)
68*4882a593Smuzhiyun 		return -EINVAL;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	pdn = pci_get_pdn(pdev);
71*4882a593Smuzhiyun 	addr = rtas_config_addr(pdn->busno, pdn->devfn, 0);
72*4882a593Smuzhiyun 	buid = pdn->phb->buid;
73*4882a593Smuzhiyun 	spin_lock(&rtas_data_buf_lock);
74*4882a593Smuzhiyun 	memcpy(rtas_data_buf, vf_pe_array,
75*4882a593Smuzhiyun 	       RTAS_DATA_BUF_SIZE);
76*4882a593Smuzhiyun 	rc = rtas_call(ibm_map_pes, 5, 1, NULL, addr,
77*4882a593Smuzhiyun 		       BUID_HI(buid), BUID_LO(buid),
78*4882a593Smuzhiyun 		       rtas_data_buf,
79*4882a593Smuzhiyun 		       num_vfs * sizeof(struct pe_map_bar_entry));
80*4882a593Smuzhiyun 	memcpy(vf_pe_array, rtas_data_buf, RTAS_DATA_BUF_SIZE);
81*4882a593Smuzhiyun 	spin_unlock(&rtas_data_buf_lock);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	if (rc)
84*4882a593Smuzhiyun 		dev_err(&pdev->dev,
85*4882a593Smuzhiyun 			"%s: Failed to associate pes PE#%lx, rc=%x\n",
86*4882a593Smuzhiyun 			__func__,  addr, rc);
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	return rc;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
pseries_set_pe_num(struct pci_dev * pdev,u16 vf_index,__be16 pe_num)91*4882a593Smuzhiyun void pseries_set_pe_num(struct pci_dev *pdev, u16 vf_index, __be16 pe_num)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct pci_dn *pdn;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	pdn = pci_get_pdn(pdev);
96*4882a593Smuzhiyun 	pdn->pe_num_map[vf_index] = be16_to_cpu(pe_num);
97*4882a593Smuzhiyun 	dev_dbg(&pdev->dev, "VF %04x:%02x:%02x.%x associated with PE#%x\n",
98*4882a593Smuzhiyun 		pci_domain_nr(pdev->bus),
99*4882a593Smuzhiyun 		pdev->bus->number,
100*4882a593Smuzhiyun 		PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
101*4882a593Smuzhiyun 		PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)),
102*4882a593Smuzhiyun 		pdn->pe_num_map[vf_index]);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun 
pseries_associate_pes(struct pci_dev * pdev,u16 num_vfs)105*4882a593Smuzhiyun int pseries_associate_pes(struct pci_dev *pdev, u16 num_vfs)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	struct pci_dn *pdn;
108*4882a593Smuzhiyun 	int i, rc, vf_index;
109*4882a593Smuzhiyun 	struct pe_map_bar_entry *vf_pe_array;
110*4882a593Smuzhiyun 	struct resource *res;
111*4882a593Smuzhiyun 	u64 size;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	vf_pe_array = kzalloc(RTAS_DATA_BUF_SIZE, GFP_KERNEL);
114*4882a593Smuzhiyun 	if (!vf_pe_array)
115*4882a593Smuzhiyun 		return -ENOMEM;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	pdn = pci_get_pdn(pdev);
118*4882a593Smuzhiyun 	/* create firmware structure to associate pes */
119*4882a593Smuzhiyun 	for (vf_index = 0; vf_index < num_vfs; vf_index++) {
120*4882a593Smuzhiyun 		pdn->pe_num_map[vf_index] = IODA_INVALID_PE;
121*4882a593Smuzhiyun 		for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
122*4882a593Smuzhiyun 			res = &pdev->resource[i + PCI_IOV_RESOURCES];
123*4882a593Smuzhiyun 			if (!res->parent)
124*4882a593Smuzhiyun 				continue;
125*4882a593Smuzhiyun 			size = pcibios_iov_resource_alignment(pdev, i +
126*4882a593Smuzhiyun 					PCI_IOV_RESOURCES);
127*4882a593Smuzhiyun 			vf_pe_array[vf_index].bar =
128*4882a593Smuzhiyun 				cpu_to_be64(res->start + size * vf_index);
129*4882a593Smuzhiyun 			vf_pe_array[vf_index].rid =
130*4882a593Smuzhiyun 				cpu_to_be16((pci_iov_virtfn_bus(pdev, vf_index)
131*4882a593Smuzhiyun 					    << 8) | pci_iov_virtfn_devfn(pdev,
132*4882a593Smuzhiyun 					    vf_index));
133*4882a593Smuzhiyun 			vf_pe_array[vf_index].pe_num =
134*4882a593Smuzhiyun 				cpu_to_be16(IODA_INVALID_PE);
135*4882a593Smuzhiyun 		}
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	rc = pseries_send_map_pe(pdev, num_vfs, vf_pe_array);
139*4882a593Smuzhiyun 	/* Only zero is success */
140*4882a593Smuzhiyun 	if (!rc)
141*4882a593Smuzhiyun 		for (vf_index = 0; vf_index < num_vfs; vf_index++)
142*4882a593Smuzhiyun 			pseries_set_pe_num(pdev, vf_index,
143*4882a593Smuzhiyun 					   vf_pe_array[vf_index].pe_num);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	kfree(vf_pe_array);
146*4882a593Smuzhiyun 	return rc;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
pseries_pci_sriov_enable(struct pci_dev * pdev,u16 num_vfs)149*4882a593Smuzhiyun int pseries_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	struct pci_dn         *pdn;
152*4882a593Smuzhiyun 	int                    rc;
153*4882a593Smuzhiyun 	const int *max_vfs;
154*4882a593Smuzhiyun 	int max_config_vfs;
155*4882a593Smuzhiyun 	struct device_node *dn = pci_device_to_OF_node(pdev);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	max_vfs = of_get_property(dn, "ibm,number-of-configurable-vfs", NULL);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	if (!max_vfs)
160*4882a593Smuzhiyun 		return -EINVAL;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* First integer stores max config */
163*4882a593Smuzhiyun 	max_config_vfs = of_read_number(&max_vfs[0], 1);
164*4882a593Smuzhiyun 	if (max_config_vfs < num_vfs && num_vfs > MAX_VFS_FOR_MAP_PE) {
165*4882a593Smuzhiyun 		dev_err(&pdev->dev,
166*4882a593Smuzhiyun 			"Num VFs %x > %x Configurable VFs\n",
167*4882a593Smuzhiyun 			num_vfs, (num_vfs > MAX_VFS_FOR_MAP_PE) ?
168*4882a593Smuzhiyun 			MAX_VFS_FOR_MAP_PE : max_config_vfs);
169*4882a593Smuzhiyun 		return -EINVAL;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	pdn = pci_get_pdn(pdev);
173*4882a593Smuzhiyun 	pdn->pe_num_map = kmalloc_array(num_vfs,
174*4882a593Smuzhiyun 					sizeof(*pdn->pe_num_map),
175*4882a593Smuzhiyun 					GFP_KERNEL);
176*4882a593Smuzhiyun 	if (!pdn->pe_num_map)
177*4882a593Smuzhiyun 		return -ENOMEM;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	rc = pseries_associate_pes(pdev, num_vfs);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Anything other than zero is failure */
182*4882a593Smuzhiyun 	if (rc) {
183*4882a593Smuzhiyun 		dev_err(&pdev->dev, "Failure to enable sriov: %x\n", rc);
184*4882a593Smuzhiyun 		kfree(pdn->pe_num_map);
185*4882a593Smuzhiyun 	} else {
186*4882a593Smuzhiyun 		pci_vf_drivers_autoprobe(pdev, false);
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return rc;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
pseries_pcibios_sriov_enable(struct pci_dev * pdev,u16 num_vfs)192*4882a593Smuzhiyun int pseries_pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	/* Allocate PCI data */
195*4882a593Smuzhiyun 	add_sriov_vf_pdns(pdev);
196*4882a593Smuzhiyun 	return pseries_pci_sriov_enable(pdev, num_vfs);
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
pseries_pcibios_sriov_disable(struct pci_dev * pdev)199*4882a593Smuzhiyun int pseries_pcibios_sriov_disable(struct pci_dev *pdev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun 	struct pci_dn         *pdn;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	pdn = pci_get_pdn(pdev);
204*4882a593Smuzhiyun 	/* Releasing pe_num_map */
205*4882a593Smuzhiyun 	kfree(pdn->pe_num_map);
206*4882a593Smuzhiyun 	/* Release PCI data */
207*4882a593Smuzhiyun 	remove_sriov_vf_pdns(pdev);
208*4882a593Smuzhiyun 	pci_vf_drivers_autoprobe(pdev, true);
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun 
pSeries_request_regions(void)213*4882a593Smuzhiyun static void __init pSeries_request_regions(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	if (!isa_io_base)
216*4882a593Smuzhiyun 		return;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	request_region(0x20,0x20,"pic1");
219*4882a593Smuzhiyun 	request_region(0xa0,0x20,"pic2");
220*4882a593Smuzhiyun 	request_region(0x00,0x20,"dma1");
221*4882a593Smuzhiyun 	request_region(0x40,0x20,"timer");
222*4882a593Smuzhiyun 	request_region(0x80,0x10,"dma page reg");
223*4882a593Smuzhiyun 	request_region(0xc0,0x20,"dma2");
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
pSeries_final_fixup(void)226*4882a593Smuzhiyun void __init pSeries_final_fixup(void)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct pci_controller *hose;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	pSeries_request_regions();
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	eeh_show_enabled();
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #ifdef CONFIG_PCI_IOV
235*4882a593Smuzhiyun 	ppc_md.pcibios_sriov_enable = pseries_pcibios_sriov_enable;
236*4882a593Smuzhiyun 	ppc_md.pcibios_sriov_disable = pseries_pcibios_sriov_disable;
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun 	list_for_each_entry(hose, &hose_list, list_node) {
239*4882a593Smuzhiyun 		struct device_node *dn = hose->dn, *nvdn;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 		while (1) {
242*4882a593Smuzhiyun 			dn = of_find_all_nodes(dn);
243*4882a593Smuzhiyun 			if (!dn)
244*4882a593Smuzhiyun 				break;
245*4882a593Smuzhiyun 			nvdn = of_parse_phandle(dn, "ibm,nvlink", 0);
246*4882a593Smuzhiyun 			if (!nvdn)
247*4882a593Smuzhiyun 				continue;
248*4882a593Smuzhiyun 			if (!of_device_is_compatible(nvdn, "ibm,npu-link"))
249*4882a593Smuzhiyun 				continue;
250*4882a593Smuzhiyun 			if (!of_device_is_compatible(nvdn->parent,
251*4882a593Smuzhiyun 						"ibm,power9-npu"))
252*4882a593Smuzhiyun 				continue;
253*4882a593Smuzhiyun #ifdef CONFIG_PPC_POWERNV
254*4882a593Smuzhiyun 			WARN_ON_ONCE(pnv_npu2_init(hose));
255*4882a593Smuzhiyun #endif
256*4882a593Smuzhiyun 			break;
257*4882a593Smuzhiyun 		}
258*4882a593Smuzhiyun 	}
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun  * Assume the winbond 82c105 is the IDE controller on a
263*4882a593Smuzhiyun  * p610/p615/p630. We should probably be more careful in case
264*4882a593Smuzhiyun  * someone tries to plug in a similar adapter.
265*4882a593Smuzhiyun  */
fixup_winbond_82c105(struct pci_dev * dev)266*4882a593Smuzhiyun static void fixup_winbond_82c105(struct pci_dev* dev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	int i;
269*4882a593Smuzhiyun 	unsigned int reg;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (!machine_is(pseries))
272*4882a593Smuzhiyun 		return;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	printk("Using INTC for W82c105 IDE controller.\n");
275*4882a593Smuzhiyun 	pci_read_config_dword(dev, 0x40, &reg);
276*4882a593Smuzhiyun 	/* Enable LEGIRQ to use INTC instead of ISA interrupts */
277*4882a593Smuzhiyun 	pci_write_config_dword(dev, 0x40, reg | (1<<11));
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	for (i = 0; i < DEVICE_COUNT_RESOURCE; ++i) {
280*4882a593Smuzhiyun 		/* zap the 2nd function of the winbond chip */
281*4882a593Smuzhiyun 		if (dev->resource[i].flags & IORESOURCE_IO
282*4882a593Smuzhiyun 		    && dev->bus->number == 0 && dev->devfn == 0x81)
283*4882a593Smuzhiyun 			dev->resource[i].flags &= ~IORESOURCE_IO;
284*4882a593Smuzhiyun 		if (dev->resource[i].start == 0 && dev->resource[i].end) {
285*4882a593Smuzhiyun 			dev->resource[i].flags = 0;
286*4882a593Smuzhiyun 			dev->resource[i].end = 0;
287*4882a593Smuzhiyun 		}
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_82C105,
291*4882a593Smuzhiyun 			 fixup_winbond_82c105);
292*4882a593Smuzhiyun 
pseries_root_bridge_prepare(struct pci_host_bridge * bridge)293*4882a593Smuzhiyun int pseries_root_bridge_prepare(struct pci_host_bridge *bridge)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct device_node *dn, *pdn;
296*4882a593Smuzhiyun 	struct pci_bus *bus;
297*4882a593Smuzhiyun 	u32 pcie_link_speed_stats[2];
298*4882a593Smuzhiyun 	int rc;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	bus = bridge->bus;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	/* Rely on the pcibios_free_controller_deferred() callback. */
303*4882a593Smuzhiyun 	pci_set_host_bridge_release(bridge, pcibios_free_controller_deferred,
304*4882a593Smuzhiyun 					(void *) pci_bus_to_host(bus));
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	dn = pcibios_get_phb_of_node(bus);
307*4882a593Smuzhiyun 	if (!dn)
308*4882a593Smuzhiyun 		return 0;
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	for (pdn = dn; pdn != NULL; pdn = of_get_next_parent(pdn)) {
311*4882a593Smuzhiyun 		rc = of_property_read_u32_array(pdn,
312*4882a593Smuzhiyun 				"ibm,pcie-link-speed-stats",
313*4882a593Smuzhiyun 				&pcie_link_speed_stats[0], 2);
314*4882a593Smuzhiyun 		if (!rc)
315*4882a593Smuzhiyun 			break;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	of_node_put(pdn);
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	if (rc) {
321*4882a593Smuzhiyun 		pr_debug("no ibm,pcie-link-speed-stats property\n");
322*4882a593Smuzhiyun 		return 0;
323*4882a593Smuzhiyun 	}
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	switch (pcie_link_speed_stats[0]) {
326*4882a593Smuzhiyun 	case 0x01:
327*4882a593Smuzhiyun 		bus->max_bus_speed = PCIE_SPEED_2_5GT;
328*4882a593Smuzhiyun 		break;
329*4882a593Smuzhiyun 	case 0x02:
330*4882a593Smuzhiyun 		bus->max_bus_speed = PCIE_SPEED_5_0GT;
331*4882a593Smuzhiyun 		break;
332*4882a593Smuzhiyun 	case 0x04:
333*4882a593Smuzhiyun 		bus->max_bus_speed = PCIE_SPEED_8_0GT;
334*4882a593Smuzhiyun 		break;
335*4882a593Smuzhiyun 	default:
336*4882a593Smuzhiyun 		bus->max_bus_speed = PCI_SPEED_UNKNOWN;
337*4882a593Smuzhiyun 		break;
338*4882a593Smuzhiyun 	}
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	switch (pcie_link_speed_stats[1]) {
341*4882a593Smuzhiyun 	case 0x01:
342*4882a593Smuzhiyun 		bus->cur_bus_speed = PCIE_SPEED_2_5GT;
343*4882a593Smuzhiyun 		break;
344*4882a593Smuzhiyun 	case 0x02:
345*4882a593Smuzhiyun 		bus->cur_bus_speed = PCIE_SPEED_5_0GT;
346*4882a593Smuzhiyun 		break;
347*4882a593Smuzhiyun 	case 0x04:
348*4882a593Smuzhiyun 		bus->cur_bus_speed = PCIE_SPEED_8_0GT;
349*4882a593Smuzhiyun 		break;
350*4882a593Smuzhiyun 	default:
351*4882a593Smuzhiyun 		bus->cur_bus_speed = PCI_SPEED_UNKNOWN;
352*4882a593Smuzhiyun 		break;
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	return 0;
356*4882a593Smuzhiyun }
357