1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * SMP support for PowerNV machines.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2011 IBM Corp.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/module.h>
10*4882a593Smuzhiyun #include <linux/sched.h>
11*4882a593Smuzhiyun #include <linux/sched/hotplug.h>
12*4882a593Smuzhiyun #include <linux/smp.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/cpu.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <asm/irq.h>
20*4882a593Smuzhiyun #include <asm/smp.h>
21*4882a593Smuzhiyun #include <asm/paca.h>
22*4882a593Smuzhiyun #include <asm/machdep.h>
23*4882a593Smuzhiyun #include <asm/cputable.h>
24*4882a593Smuzhiyun #include <asm/firmware.h>
25*4882a593Smuzhiyun #include <asm/vdso_datapage.h>
26*4882a593Smuzhiyun #include <asm/cputhreads.h>
27*4882a593Smuzhiyun #include <asm/xics.h>
28*4882a593Smuzhiyun #include <asm/xive.h>
29*4882a593Smuzhiyun #include <asm/opal.h>
30*4882a593Smuzhiyun #include <asm/runlatch.h>
31*4882a593Smuzhiyun #include <asm/code-patching.h>
32*4882a593Smuzhiyun #include <asm/dbell.h>
33*4882a593Smuzhiyun #include <asm/kvm_ppc.h>
34*4882a593Smuzhiyun #include <asm/ppc-opcode.h>
35*4882a593Smuzhiyun #include <asm/cpuidle.h>
36*4882a593Smuzhiyun #include <asm/kexec.h>
37*4882a593Smuzhiyun #include <asm/reg.h>
38*4882a593Smuzhiyun #include <asm/powernv.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #include "powernv.h"
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #ifdef DEBUG
43*4882a593Smuzhiyun #include <asm/udbg.h>
44*4882a593Smuzhiyun #define DBG(fmt...) udbg_printf(fmt)
45*4882a593Smuzhiyun #else
46*4882a593Smuzhiyun #define DBG(fmt...) do { } while (0)
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun
pnv_smp_setup_cpu(int cpu)49*4882a593Smuzhiyun static void pnv_smp_setup_cpu(int cpu)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * P9 workaround for CI vector load (see traps.c),
53*4882a593Smuzhiyun * enable the corresponding HMI interrupt
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun if (pvr_version_is(PVR_POWER9))
56*4882a593Smuzhiyun mtspr(SPRN_HMEER, mfspr(SPRN_HMEER) | PPC_BIT(17));
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun if (xive_enabled())
59*4882a593Smuzhiyun xive_smp_setup_cpu();
60*4882a593Smuzhiyun else if (cpu != boot_cpuid)
61*4882a593Smuzhiyun xics_setup_cpu();
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
pnv_smp_kick_cpu(int nr)64*4882a593Smuzhiyun static int pnv_smp_kick_cpu(int nr)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun unsigned int pcpu;
67*4882a593Smuzhiyun unsigned long start_here =
68*4882a593Smuzhiyun __pa(ppc_function_entry(generic_secondary_smp_init));
69*4882a593Smuzhiyun long rc;
70*4882a593Smuzhiyun uint8_t status;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (nr < 0 || nr >= nr_cpu_ids)
73*4882a593Smuzhiyun return -EINVAL;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun pcpu = get_hard_smp_processor_id(nr);
76*4882a593Smuzhiyun /*
77*4882a593Smuzhiyun * If we already started or OPAL is not supported, we just
78*4882a593Smuzhiyun * kick the CPU via the PACA
79*4882a593Smuzhiyun */
80*4882a593Smuzhiyun if (paca_ptrs[nr]->cpu_start || !firmware_has_feature(FW_FEATURE_OPAL))
81*4882a593Smuzhiyun goto kick;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun * At this point, the CPU can either be spinning on the way in
85*4882a593Smuzhiyun * from kexec or be inside OPAL waiting to be started for the
86*4882a593Smuzhiyun * first time. OPAL v3 allows us to query OPAL to know if it
87*4882a593Smuzhiyun * has the CPUs, so we do that
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun rc = opal_query_cpu_status(pcpu, &status);
90*4882a593Smuzhiyun if (rc != OPAL_SUCCESS) {
91*4882a593Smuzhiyun pr_warn("OPAL Error %ld querying CPU %d state\n", rc, nr);
92*4882a593Smuzhiyun return -ENODEV;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*
96*4882a593Smuzhiyun * Already started, just kick it, probably coming from
97*4882a593Smuzhiyun * kexec and spinning
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun if (status == OPAL_THREAD_STARTED)
100*4882a593Smuzhiyun goto kick;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * Available/inactive, let's kick it
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun if (status == OPAL_THREAD_INACTIVE) {
106*4882a593Smuzhiyun pr_devel("OPAL: Starting CPU %d (HW 0x%x)...\n", nr, pcpu);
107*4882a593Smuzhiyun rc = opal_start_cpu(pcpu, start_here);
108*4882a593Smuzhiyun if (rc != OPAL_SUCCESS) {
109*4882a593Smuzhiyun pr_warn("OPAL Error %ld starting CPU %d\n", rc, nr);
110*4882a593Smuzhiyun return -ENODEV;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun } else {
113*4882a593Smuzhiyun /*
114*4882a593Smuzhiyun * An unavailable CPU (or any other unknown status)
115*4882a593Smuzhiyun * shouldn't be started. It should also
116*4882a593Smuzhiyun * not be in the possible map but currently it can
117*4882a593Smuzhiyun * happen
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun pr_devel("OPAL: CPU %d (HW 0x%x) is unavailable"
120*4882a593Smuzhiyun " (status %d)...\n", nr, pcpu, status);
121*4882a593Smuzhiyun return -ENODEV;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun kick:
125*4882a593Smuzhiyun return smp_generic_kick_cpu(nr);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
129*4882a593Smuzhiyun
pnv_smp_cpu_disable(void)130*4882a593Smuzhiyun static int pnv_smp_cpu_disable(void)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int cpu = smp_processor_id();
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* This is identical to pSeries... might consolidate by
135*4882a593Smuzhiyun * moving migrate_irqs_away to a ppc_md with default to
136*4882a593Smuzhiyun * the generic fixup_irqs. --BenH.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun set_cpu_online(cpu, false);
139*4882a593Smuzhiyun vdso_data->processorCount--;
140*4882a593Smuzhiyun if (cpu == boot_cpuid)
141*4882a593Smuzhiyun boot_cpuid = cpumask_any(cpu_online_mask);
142*4882a593Smuzhiyun if (xive_enabled())
143*4882a593Smuzhiyun xive_smp_disable_cpu();
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun xics_migrate_irqs_away();
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun cleanup_cpu_mmu_context();
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return 0;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
pnv_flush_interrupts(void)152*4882a593Smuzhiyun static void pnv_flush_interrupts(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun if (cpu_has_feature(CPU_FTR_ARCH_300)) {
155*4882a593Smuzhiyun if (xive_enabled())
156*4882a593Smuzhiyun xive_flush_interrupt();
157*4882a593Smuzhiyun else
158*4882a593Smuzhiyun icp_opal_flush_interrupt();
159*4882a593Smuzhiyun } else {
160*4882a593Smuzhiyun icp_native_flush_interrupt();
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
pnv_cpu_offline_self(void)164*4882a593Smuzhiyun static void pnv_cpu_offline_self(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun unsigned long srr1, unexpected_mask, wmask;
167*4882a593Smuzhiyun unsigned int cpu;
168*4882a593Smuzhiyun u64 lpcr_val;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /* Standard hot unplug procedure */
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun idle_task_exit();
173*4882a593Smuzhiyun cpu = smp_processor_id();
174*4882a593Smuzhiyun DBG("CPU%d offline\n", cpu);
175*4882a593Smuzhiyun generic_set_cpu_dead(cpu);
176*4882a593Smuzhiyun smp_wmb();
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun wmask = SRR1_WAKEMASK;
179*4882a593Smuzhiyun if (cpu_has_feature(CPU_FTR_ARCH_207S))
180*4882a593Smuzhiyun wmask = SRR1_WAKEMASK_P8;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * This turns the irq soft-disabled state we're called with, into a
184*4882a593Smuzhiyun * hard-disabled state with pending irq_happened interrupts cleared.
185*4882a593Smuzhiyun *
186*4882a593Smuzhiyun * PACA_IRQ_DEC - Decrementer should be ignored.
187*4882a593Smuzhiyun * PACA_IRQ_HMI - Can be ignored, processing is done in real mode.
188*4882a593Smuzhiyun * PACA_IRQ_DBELL, EE, PMI - Unexpected.
189*4882a593Smuzhiyun */
190*4882a593Smuzhiyun hard_irq_disable();
191*4882a593Smuzhiyun if (generic_check_cpu_restart(cpu))
192*4882a593Smuzhiyun goto out;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun unexpected_mask = ~(PACA_IRQ_DEC | PACA_IRQ_HMI | PACA_IRQ_HARD_DIS);
195*4882a593Smuzhiyun if (local_paca->irq_happened & unexpected_mask) {
196*4882a593Smuzhiyun if (local_paca->irq_happened & PACA_IRQ_EE)
197*4882a593Smuzhiyun pnv_flush_interrupts();
198*4882a593Smuzhiyun DBG("CPU%d Unexpected exit while offline irq_happened=%lx!\n",
199*4882a593Smuzhiyun cpu, local_paca->irq_happened);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun local_paca->irq_happened = PACA_IRQ_HARD_DIS;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun * We don't want to take decrementer interrupts while we are
205*4882a593Smuzhiyun * offline, so clear LPCR:PECE1. We keep PECE2 (and
206*4882a593Smuzhiyun * LPCR_PECE_HVEE on P9) enabled so as to let IPIs in.
207*4882a593Smuzhiyun *
208*4882a593Smuzhiyun * If the CPU gets woken up by a special wakeup, ensure that
209*4882a593Smuzhiyun * the SLW engine sets LPCR with decrementer bit cleared, else
210*4882a593Smuzhiyun * the CPU will come back to the kernel due to a spurious
211*4882a593Smuzhiyun * wakeup.
212*4882a593Smuzhiyun */
213*4882a593Smuzhiyun lpcr_val = mfspr(SPRN_LPCR) & ~(u64)LPCR_PECE1;
214*4882a593Smuzhiyun pnv_program_cpu_hotplug_lpcr(cpu, lpcr_val);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun while (!generic_check_cpu_restart(cpu)) {
217*4882a593Smuzhiyun /*
218*4882a593Smuzhiyun * Clear IPI flag, since we don't handle IPIs while
219*4882a593Smuzhiyun * offline, except for those when changing micro-threading
220*4882a593Smuzhiyun * mode, which are handled explicitly below, and those
221*4882a593Smuzhiyun * for coming online, which are handled via
222*4882a593Smuzhiyun * generic_check_cpu_restart() calls.
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun kvmppc_clear_host_ipi(cpu);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun srr1 = pnv_cpu_offline(cpu);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun WARN_ON_ONCE(!irqs_disabled());
229*4882a593Smuzhiyun WARN_ON(lazy_irq_pending());
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * If the SRR1 value indicates that we woke up due to
233*4882a593Smuzhiyun * an external interrupt, then clear the interrupt.
234*4882a593Smuzhiyun * We clear the interrupt before checking for the
235*4882a593Smuzhiyun * reason, so as to avoid a race where we wake up for
236*4882a593Smuzhiyun * some other reason, find nothing and clear the interrupt
237*4882a593Smuzhiyun * just as some other cpu is sending us an interrupt.
238*4882a593Smuzhiyun * If we returned from power7_nap as a result of
239*4882a593Smuzhiyun * having finished executing in a KVM guest, then srr1
240*4882a593Smuzhiyun * contains 0.
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun if (((srr1 & wmask) == SRR1_WAKEEE) ||
243*4882a593Smuzhiyun ((srr1 & wmask) == SRR1_WAKEHVI)) {
244*4882a593Smuzhiyun pnv_flush_interrupts();
245*4882a593Smuzhiyun } else if ((srr1 & wmask) == SRR1_WAKEHDBELL) {
246*4882a593Smuzhiyun unsigned long msg = PPC_DBELL_TYPE(PPC_DBELL_SERVER);
247*4882a593Smuzhiyun asm volatile(PPC_MSGCLR(%0) : : "r" (msg));
248*4882a593Smuzhiyun } else if ((srr1 & wmask) == SRR1_WAKERESET) {
249*4882a593Smuzhiyun irq_set_pending_from_srr1(srr1);
250*4882a593Smuzhiyun /* Does not return */
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun smp_mb();
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /*
256*4882a593Smuzhiyun * For kdump kernels, we process the ipi and jump to
257*4882a593Smuzhiyun * crash_ipi_callback
258*4882a593Smuzhiyun */
259*4882a593Smuzhiyun if (kdump_in_progress()) {
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * If we got to this point, we've not used
262*4882a593Smuzhiyun * NMI's, otherwise we would have gone
263*4882a593Smuzhiyun * via the SRR1_WAKERESET path. We are
264*4882a593Smuzhiyun * using regular IPI's for waking up offline
265*4882a593Smuzhiyun * threads.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun struct pt_regs regs;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun ppc_save_regs(®s);
270*4882a593Smuzhiyun crash_ipi_callback(®s);
271*4882a593Smuzhiyun /* Does not return */
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (cpu_core_split_required())
275*4882a593Smuzhiyun continue;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun if (srr1 && !generic_check_cpu_restart(cpu))
278*4882a593Smuzhiyun DBG("CPU%d Unexpected exit while offline srr1=%lx!\n",
279*4882a593Smuzhiyun cpu, srr1);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun * Re-enable decrementer interrupts in LPCR.
285*4882a593Smuzhiyun *
286*4882a593Smuzhiyun * Further, we want stop states to be woken up by decrementer
287*4882a593Smuzhiyun * for non-hotplug cases. So program the LPCR via stop api as
288*4882a593Smuzhiyun * well.
289*4882a593Smuzhiyun */
290*4882a593Smuzhiyun lpcr_val = mfspr(SPRN_LPCR) | (u64)LPCR_PECE1;
291*4882a593Smuzhiyun pnv_program_cpu_hotplug_lpcr(cpu, lpcr_val);
292*4882a593Smuzhiyun out:
293*4882a593Smuzhiyun DBG("CPU%d coming online...\n", cpu);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #endif /* CONFIG_HOTPLUG_CPU */
297*4882a593Smuzhiyun
pnv_cpu_bootable(unsigned int nr)298*4882a593Smuzhiyun static int pnv_cpu_bootable(unsigned int nr)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Starting with POWER8, the subcore logic relies on all threads of a
302*4882a593Smuzhiyun * core being booted so that they can participate in split mode
303*4882a593Smuzhiyun * switches. So on those machines we ignore the smt_enabled_at_boot
304*4882a593Smuzhiyun * setting (smt-enabled on the kernel command line).
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun if (cpu_has_feature(CPU_FTR_ARCH_207S))
307*4882a593Smuzhiyun return 1;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return smp_generic_cpu_bootable(nr);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
pnv_smp_prepare_cpu(int cpu)312*4882a593Smuzhiyun static int pnv_smp_prepare_cpu(int cpu)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun if (xive_enabled())
315*4882a593Smuzhiyun return xive_smp_prepare_cpu(cpu);
316*4882a593Smuzhiyun return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Cause IPI as setup by the interrupt controller (xics or xive) */
320*4882a593Smuzhiyun static void (*ic_cause_ipi)(int cpu);
321*4882a593Smuzhiyun
pnv_cause_ipi(int cpu)322*4882a593Smuzhiyun static void pnv_cause_ipi(int cpu)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun if (doorbell_try_core_ipi(cpu))
325*4882a593Smuzhiyun return;
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun ic_cause_ipi(cpu);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
pnv_smp_probe(void)330*4882a593Smuzhiyun static void __init pnv_smp_probe(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun if (xive_enabled())
333*4882a593Smuzhiyun xive_smp_probe();
334*4882a593Smuzhiyun else
335*4882a593Smuzhiyun xics_smp_probe();
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (cpu_has_feature(CPU_FTR_DBELL)) {
338*4882a593Smuzhiyun ic_cause_ipi = smp_ops->cause_ipi;
339*4882a593Smuzhiyun WARN_ON(!ic_cause_ipi);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (cpu_has_feature(CPU_FTR_ARCH_300))
342*4882a593Smuzhiyun smp_ops->cause_ipi = doorbell_global_ipi;
343*4882a593Smuzhiyun else
344*4882a593Smuzhiyun smp_ops->cause_ipi = pnv_cause_ipi;
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun
pnv_system_reset_exception(struct pt_regs * regs)348*4882a593Smuzhiyun static int pnv_system_reset_exception(struct pt_regs *regs)
349*4882a593Smuzhiyun {
350*4882a593Smuzhiyun if (smp_handle_nmi_ipi(regs))
351*4882a593Smuzhiyun return 1;
352*4882a593Smuzhiyun return 0;
353*4882a593Smuzhiyun }
354*4882a593Smuzhiyun
pnv_cause_nmi_ipi(int cpu)355*4882a593Smuzhiyun static int pnv_cause_nmi_ipi(int cpu)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun int64_t rc;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun if (cpu >= 0) {
360*4882a593Smuzhiyun int h = get_hard_smp_processor_id(cpu);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun if (opal_check_token(OPAL_QUIESCE))
363*4882a593Smuzhiyun opal_quiesce(QUIESCE_HOLD, h);
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun rc = opal_signal_system_reset(h);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun if (opal_check_token(OPAL_QUIESCE))
368*4882a593Smuzhiyun opal_quiesce(QUIESCE_RESUME, h);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun if (rc != OPAL_SUCCESS)
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun return 1;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun } else if (cpu == NMI_IPI_ALL_OTHERS) {
375*4882a593Smuzhiyun bool success = true;
376*4882a593Smuzhiyun int c;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun if (opal_check_token(OPAL_QUIESCE))
379*4882a593Smuzhiyun opal_quiesce(QUIESCE_HOLD, -1);
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun /*
382*4882a593Smuzhiyun * We do not use broadcasts (yet), because it's not clear
383*4882a593Smuzhiyun * exactly what semantics Linux wants or the firmware should
384*4882a593Smuzhiyun * provide.
385*4882a593Smuzhiyun */
386*4882a593Smuzhiyun for_each_online_cpu(c) {
387*4882a593Smuzhiyun if (c == smp_processor_id())
388*4882a593Smuzhiyun continue;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun rc = opal_signal_system_reset(
391*4882a593Smuzhiyun get_hard_smp_processor_id(c));
392*4882a593Smuzhiyun if (rc != OPAL_SUCCESS)
393*4882a593Smuzhiyun success = false;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (opal_check_token(OPAL_QUIESCE))
397*4882a593Smuzhiyun opal_quiesce(QUIESCE_RESUME, -1);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (success)
400*4882a593Smuzhiyun return 1;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun /*
403*4882a593Smuzhiyun * Caller will fall back to doorbells, which may pick
404*4882a593Smuzhiyun * up the remainders.
405*4882a593Smuzhiyun */
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun return 0;
409*4882a593Smuzhiyun }
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun static struct smp_ops_t pnv_smp_ops = {
412*4882a593Smuzhiyun .message_pass = NULL, /* Use smp_muxed_ipi_message_pass */
413*4882a593Smuzhiyun .cause_ipi = NULL, /* Filled at runtime by pnv_smp_probe() */
414*4882a593Smuzhiyun .cause_nmi_ipi = NULL,
415*4882a593Smuzhiyun .probe = pnv_smp_probe,
416*4882a593Smuzhiyun .prepare_cpu = pnv_smp_prepare_cpu,
417*4882a593Smuzhiyun .kick_cpu = pnv_smp_kick_cpu,
418*4882a593Smuzhiyun .setup_cpu = pnv_smp_setup_cpu,
419*4882a593Smuzhiyun .cpu_bootable = pnv_cpu_bootable,
420*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
421*4882a593Smuzhiyun .cpu_disable = pnv_smp_cpu_disable,
422*4882a593Smuzhiyun .cpu_die = generic_cpu_die,
423*4882a593Smuzhiyun .cpu_offline_self = pnv_cpu_offline_self,
424*4882a593Smuzhiyun #endif /* CONFIG_HOTPLUG_CPU */
425*4882a593Smuzhiyun };
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun /* This is called very early during platform setup_arch */
pnv_smp_init(void)428*4882a593Smuzhiyun void __init pnv_smp_init(void)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun if (opal_check_token(OPAL_SIGNAL_SYSTEM_RESET)) {
431*4882a593Smuzhiyun ppc_md.system_reset_exception = pnv_system_reset_exception;
432*4882a593Smuzhiyun pnv_smp_ops.cause_nmi_ipi = pnv_cause_nmi_ipi;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun smp_ops = &pnv_smp_ops;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #ifdef CONFIG_HOTPLUG_CPU
437*4882a593Smuzhiyun #ifdef CONFIG_KEXEC_CORE
438*4882a593Smuzhiyun crash_wake_offline = 1;
439*4882a593Smuzhiyun #endif
440*4882a593Smuzhiyun #endif
441*4882a593Smuzhiyun }
442