1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for periodic interrupts (100 per second) and for getting
4*4882a593Smuzhiyun * the current time from the RTC on Power Macintoshes.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * We use the decrementer register for our periodic interrupts.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Paul Mackerras August 1996.
9*4882a593Smuzhiyun * Copyright (C) 1996 Paul Mackerras.
10*4882a593Smuzhiyun * Copyright (C) 2003-2005 Benjamin Herrenschmidt.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/sched.h>
15*4882a593Smuzhiyun #include <linux/kernel.h>
16*4882a593Smuzhiyun #include <linux/param.h>
17*4882a593Smuzhiyun #include <linux/string.h>
18*4882a593Smuzhiyun #include <linux/mm.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/time.h>
21*4882a593Smuzhiyun #include <linux/adb.h>
22*4882a593Smuzhiyun #include <linux/cuda.h>
23*4882a593Smuzhiyun #include <linux/pmu.h>
24*4882a593Smuzhiyun #include <linux/interrupt.h>
25*4882a593Smuzhiyun #include <linux/hardirq.h>
26*4882a593Smuzhiyun #include <linux/rtc.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/sections.h>
29*4882a593Smuzhiyun #include <asm/prom.h>
30*4882a593Smuzhiyun #include <asm/io.h>
31*4882a593Smuzhiyun #include <asm/machdep.h>
32*4882a593Smuzhiyun #include <asm/time.h>
33*4882a593Smuzhiyun #include <asm/nvram.h>
34*4882a593Smuzhiyun #include <asm/smu.h>
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #include "pmac.h"
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #undef DEBUG
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #ifdef DEBUG
41*4882a593Smuzhiyun #define DBG(x...) printk(x)
42*4882a593Smuzhiyun #else
43*4882a593Smuzhiyun #define DBG(x...)
44*4882a593Smuzhiyun #endif
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /*
47*4882a593Smuzhiyun * Calibrate the decrementer frequency with the VIA timer 1.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun #define VIA_TIMER_FREQ_6 4700000 /* time 1 frequency * 6 */
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* VIA registers */
52*4882a593Smuzhiyun #define RS 0x200 /* skip between registers */
53*4882a593Smuzhiyun #define T1CL (4*RS) /* Timer 1 ctr/latch (low 8 bits) */
54*4882a593Smuzhiyun #define T1CH (5*RS) /* Timer 1 counter (high 8 bits) */
55*4882a593Smuzhiyun #define T1LL (6*RS) /* Timer 1 latch (low 8 bits) */
56*4882a593Smuzhiyun #define T1LH (7*RS) /* Timer 1 latch (high 8 bits) */
57*4882a593Smuzhiyun #define ACR (11*RS) /* Auxiliary control register */
58*4882a593Smuzhiyun #define IFR (13*RS) /* Interrupt flag register */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Bits in ACR */
61*4882a593Smuzhiyun #define T1MODE 0xc0 /* Timer 1 mode */
62*4882a593Smuzhiyun #define T1MODE_CONT 0x40 /* continuous interrupts */
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Bits in IFR and IER */
65*4882a593Smuzhiyun #define T1_INT 0x40 /* Timer 1 interrupt */
66*4882a593Smuzhiyun
pmac_time_init(void)67*4882a593Smuzhiyun long __init pmac_time_init(void)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun s32 delta = 0;
70*4882a593Smuzhiyun #if defined(CONFIG_NVRAM) && defined(CONFIG_PPC32)
71*4882a593Smuzhiyun int dst;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun delta = ((s32)pmac_xpram_read(PMAC_XPRAM_MACHINE_LOC + 0x9)) << 16;
74*4882a593Smuzhiyun delta |= ((s32)pmac_xpram_read(PMAC_XPRAM_MACHINE_LOC + 0xa)) << 8;
75*4882a593Smuzhiyun delta |= pmac_xpram_read(PMAC_XPRAM_MACHINE_LOC + 0xb);
76*4882a593Smuzhiyun if (delta & 0x00800000UL)
77*4882a593Smuzhiyun delta |= 0xFF000000UL;
78*4882a593Smuzhiyun dst = ((pmac_xpram_read(PMAC_XPRAM_MACHINE_LOC + 0x8) & 0x80) != 0);
79*4882a593Smuzhiyun printk("GMT Delta read from XPRAM: %d minutes, DST: %s\n", delta/60,
80*4882a593Smuzhiyun dst ? "on" : "off");
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun return delta;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #ifdef CONFIG_PMAC_SMU
smu_get_time(void)86*4882a593Smuzhiyun static time64_t smu_get_time(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun struct rtc_time tm;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun if (smu_get_rtc_time(&tm, 1))
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun return rtc_tm_to_time64(&tm);
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun #endif
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* Can't be __init, it's called when suspending and resuming */
pmac_get_boot_time(void)97*4882a593Smuzhiyun time64_t pmac_get_boot_time(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun /* Get the time from the RTC, used only at boot time */
100*4882a593Smuzhiyun switch (sys_ctrler) {
101*4882a593Smuzhiyun #ifdef CONFIG_ADB_CUDA
102*4882a593Smuzhiyun case SYS_CTRLER_CUDA:
103*4882a593Smuzhiyun return cuda_get_time();
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
106*4882a593Smuzhiyun case SYS_CTRLER_PMU:
107*4882a593Smuzhiyun return pmu_get_time();
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun #ifdef CONFIG_PMAC_SMU
110*4882a593Smuzhiyun case SYS_CTRLER_SMU:
111*4882a593Smuzhiyun return smu_get_time();
112*4882a593Smuzhiyun #endif
113*4882a593Smuzhiyun default:
114*4882a593Smuzhiyun return 0;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
pmac_get_rtc_time(struct rtc_time * tm)118*4882a593Smuzhiyun void pmac_get_rtc_time(struct rtc_time *tm)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun /* Get the time from the RTC, used only at boot time */
121*4882a593Smuzhiyun switch (sys_ctrler) {
122*4882a593Smuzhiyun #ifdef CONFIG_ADB_CUDA
123*4882a593Smuzhiyun case SYS_CTRLER_CUDA:
124*4882a593Smuzhiyun rtc_time64_to_tm(cuda_get_time(), tm);
125*4882a593Smuzhiyun break;
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
128*4882a593Smuzhiyun case SYS_CTRLER_PMU:
129*4882a593Smuzhiyun rtc_time64_to_tm(pmu_get_time(), tm);
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun #ifdef CONFIG_PMAC_SMU
133*4882a593Smuzhiyun case SYS_CTRLER_SMU:
134*4882a593Smuzhiyun smu_get_rtc_time(tm, 1);
135*4882a593Smuzhiyun break;
136*4882a593Smuzhiyun #endif
137*4882a593Smuzhiyun default:
138*4882a593Smuzhiyun ;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
pmac_set_rtc_time(struct rtc_time * tm)142*4882a593Smuzhiyun int pmac_set_rtc_time(struct rtc_time *tm)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun switch (sys_ctrler) {
145*4882a593Smuzhiyun #ifdef CONFIG_ADB_CUDA
146*4882a593Smuzhiyun case SYS_CTRLER_CUDA:
147*4882a593Smuzhiyun return cuda_set_rtc_time(tm);
148*4882a593Smuzhiyun #endif
149*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
150*4882a593Smuzhiyun case SYS_CTRLER_PMU:
151*4882a593Smuzhiyun return pmu_set_rtc_time(tm);
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun #ifdef CONFIG_PMAC_SMU
154*4882a593Smuzhiyun case SYS_CTRLER_SMU:
155*4882a593Smuzhiyun return smu_set_rtc_time(tm, 1);
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun default:
158*4882a593Smuzhiyun return -ENODEV;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #ifdef CONFIG_PPC32
163*4882a593Smuzhiyun /*
164*4882a593Smuzhiyun * Calibrate the decrementer register using VIA timer 1.
165*4882a593Smuzhiyun * This is used both on powermacs and CHRP machines.
166*4882a593Smuzhiyun */
via_calibrate_decr(void)167*4882a593Smuzhiyun static int __init via_calibrate_decr(void)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct device_node *vias;
170*4882a593Smuzhiyun volatile unsigned char __iomem *via;
171*4882a593Smuzhiyun int count = VIA_TIMER_FREQ_6 / 100;
172*4882a593Smuzhiyun unsigned int dstart, dend;
173*4882a593Smuzhiyun struct resource rsrc;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun vias = of_find_node_by_name(NULL, "via-cuda");
176*4882a593Smuzhiyun if (vias == NULL)
177*4882a593Smuzhiyun vias = of_find_node_by_name(NULL, "via-pmu");
178*4882a593Smuzhiyun if (vias == NULL)
179*4882a593Smuzhiyun vias = of_find_node_by_name(NULL, "via");
180*4882a593Smuzhiyun if (vias == NULL || of_address_to_resource(vias, 0, &rsrc)) {
181*4882a593Smuzhiyun of_node_put(vias);
182*4882a593Smuzhiyun return 0;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun of_node_put(vias);
185*4882a593Smuzhiyun via = ioremap(rsrc.start, resource_size(&rsrc));
186*4882a593Smuzhiyun if (via == NULL) {
187*4882a593Smuzhiyun printk(KERN_ERR "Failed to map VIA for timer calibration !\n");
188*4882a593Smuzhiyun return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* set timer 1 for continuous interrupts */
192*4882a593Smuzhiyun out_8(&via[ACR], (via[ACR] & ~T1MODE) | T1MODE_CONT);
193*4882a593Smuzhiyun /* set the counter to a small value */
194*4882a593Smuzhiyun out_8(&via[T1CH], 2);
195*4882a593Smuzhiyun /* set the latch to `count' */
196*4882a593Smuzhiyun out_8(&via[T1LL], count);
197*4882a593Smuzhiyun out_8(&via[T1LH], count >> 8);
198*4882a593Smuzhiyun /* wait until it hits 0 */
199*4882a593Smuzhiyun while ((in_8(&via[IFR]) & T1_INT) == 0)
200*4882a593Smuzhiyun ;
201*4882a593Smuzhiyun dstart = get_dec();
202*4882a593Smuzhiyun /* clear the interrupt & wait until it hits 0 again */
203*4882a593Smuzhiyun in_8(&via[T1CL]);
204*4882a593Smuzhiyun while ((in_8(&via[IFR]) & T1_INT) == 0)
205*4882a593Smuzhiyun ;
206*4882a593Smuzhiyun dend = get_dec();
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun ppc_tb_freq = (dstart - dend) * 100 / 6;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun iounmap(via);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun return 1;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * Query the OF and get the decr frequency.
218*4882a593Smuzhiyun */
pmac_calibrate_decr(void)219*4882a593Smuzhiyun void __init pmac_calibrate_decr(void)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun generic_calibrate_decr();
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun #ifdef CONFIG_PPC32
224*4882a593Smuzhiyun /* We assume MacRISC2 machines have correct device-tree
225*4882a593Smuzhiyun * calibration. That's better since the VIA itself seems
226*4882a593Smuzhiyun * to be slightly off. --BenH
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun if (!of_machine_is_compatible("MacRISC2") &&
229*4882a593Smuzhiyun !of_machine_is_compatible("MacRISC3") &&
230*4882a593Smuzhiyun !of_machine_is_compatible("MacRISC4"))
231*4882a593Smuzhiyun if (via_calibrate_decr())
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /* Special case: QuickSilver G4s seem to have a badly calibrated
235*4882a593Smuzhiyun * timebase-frequency in OF, VIA is much better on these. We should
236*4882a593Smuzhiyun * probably implement calibration based on the KL timer on these
237*4882a593Smuzhiyun * machines anyway... -BenH
238*4882a593Smuzhiyun */
239*4882a593Smuzhiyun if (of_machine_is_compatible("PowerMac3,5"))
240*4882a593Smuzhiyun if (via_calibrate_decr())
241*4882a593Smuzhiyun return;
242*4882a593Smuzhiyun #endif
243*4882a593Smuzhiyun }
244