1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Support for the interrupt controllers found on Power Macintosh,
4*4882a593Smuzhiyun * currently Apple's "Grand Central" interrupt controller in all
5*4882a593Smuzhiyun * it's incarnations. OpenPIC support used on newer machines is
6*4882a593Smuzhiyun * in a separate file
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 1997 Paul Mackerras (paulus@samba.org)
9*4882a593Smuzhiyun * Copyright (C) 2005 Benjamin Herrenschmidt (benh@kernel.crashing.org)
10*4882a593Smuzhiyun * IBM, Corp.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/stddef.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/sched.h>
16*4882a593Smuzhiyun #include <linux/signal.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/syscore_ops.h>
20*4882a593Smuzhiyun #include <linux/adb.h>
21*4882a593Smuzhiyun #include <linux/pmu.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <asm/sections.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #include <asm/smp.h>
26*4882a593Smuzhiyun #include <asm/prom.h>
27*4882a593Smuzhiyun #include <asm/pci-bridge.h>
28*4882a593Smuzhiyun #include <asm/time.h>
29*4882a593Smuzhiyun #include <asm/pmac_feature.h>
30*4882a593Smuzhiyun #include <asm/mpic.h>
31*4882a593Smuzhiyun #include <asm/xmon.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "pmac.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef CONFIG_PPC32
36*4882a593Smuzhiyun struct pmac_irq_hw {
37*4882a593Smuzhiyun unsigned int event;
38*4882a593Smuzhiyun unsigned int enable;
39*4882a593Smuzhiyun unsigned int ack;
40*4882a593Smuzhiyun unsigned int level;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Workaround flags for 32bit powermac machines */
44*4882a593Smuzhiyun unsigned int of_irq_workarounds;
45*4882a593Smuzhiyun struct device_node *of_irq_dflt_pic;
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Default addresses */
48*4882a593Smuzhiyun static volatile struct pmac_irq_hw __iomem *pmac_irq_hw[4];
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static int max_irqs;
51*4882a593Smuzhiyun static int max_real_irqs;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(pmac_pic_lock);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* The max irq number this driver deals with is 128; see max_irqs */
56*4882a593Smuzhiyun static DECLARE_BITMAP(ppc_lost_interrupts, 128);
57*4882a593Smuzhiyun static DECLARE_BITMAP(ppc_cached_irq_mask, 128);
58*4882a593Smuzhiyun static int pmac_irq_cascade = -1;
59*4882a593Smuzhiyun static struct irq_domain *pmac_pic_host;
60*4882a593Smuzhiyun
__pmac_retrigger(unsigned int irq_nr)61*4882a593Smuzhiyun static void __pmac_retrigger(unsigned int irq_nr)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun if (irq_nr >= max_real_irqs && pmac_irq_cascade > 0) {
64*4882a593Smuzhiyun __set_bit(irq_nr, ppc_lost_interrupts);
65*4882a593Smuzhiyun irq_nr = pmac_irq_cascade;
66*4882a593Smuzhiyun mb();
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun if (!__test_and_set_bit(irq_nr, ppc_lost_interrupts)) {
69*4882a593Smuzhiyun atomic_inc(&ppc_n_lost_interrupts);
70*4882a593Smuzhiyun set_dec(1);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
pmac_mask_and_ack_irq(struct irq_data * d)74*4882a593Smuzhiyun static void pmac_mask_and_ack_irq(struct irq_data *d)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
77*4882a593Smuzhiyun unsigned long bit = 1UL << (src & 0x1f);
78*4882a593Smuzhiyun int i = src >> 5;
79*4882a593Smuzhiyun unsigned long flags;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
82*4882a593Smuzhiyun __clear_bit(src, ppc_cached_irq_mask);
83*4882a593Smuzhiyun if (__test_and_clear_bit(src, ppc_lost_interrupts))
84*4882a593Smuzhiyun atomic_dec(&ppc_n_lost_interrupts);
85*4882a593Smuzhiyun out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
86*4882a593Smuzhiyun out_le32(&pmac_irq_hw[i]->ack, bit);
87*4882a593Smuzhiyun do {
88*4882a593Smuzhiyun /* make sure ack gets to controller before we enable
89*4882a593Smuzhiyun interrupts */
90*4882a593Smuzhiyun mb();
91*4882a593Smuzhiyun } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
92*4882a593Smuzhiyun != (ppc_cached_irq_mask[i] & bit));
93*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
pmac_ack_irq(struct irq_data * d)96*4882a593Smuzhiyun static void pmac_ack_irq(struct irq_data *d)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
99*4882a593Smuzhiyun unsigned long bit = 1UL << (src & 0x1f);
100*4882a593Smuzhiyun int i = src >> 5;
101*4882a593Smuzhiyun unsigned long flags;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
104*4882a593Smuzhiyun if (__test_and_clear_bit(src, ppc_lost_interrupts))
105*4882a593Smuzhiyun atomic_dec(&ppc_n_lost_interrupts);
106*4882a593Smuzhiyun out_le32(&pmac_irq_hw[i]->ack, bit);
107*4882a593Smuzhiyun (void)in_le32(&pmac_irq_hw[i]->ack);
108*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
__pmac_set_irq_mask(unsigned int irq_nr,int nokicklost)111*4882a593Smuzhiyun static void __pmac_set_irq_mask(unsigned int irq_nr, int nokicklost)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun unsigned long bit = 1UL << (irq_nr & 0x1f);
114*4882a593Smuzhiyun int i = irq_nr >> 5;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if ((unsigned)irq_nr >= max_irqs)
117*4882a593Smuzhiyun return;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* enable unmasked interrupts */
120*4882a593Smuzhiyun out_le32(&pmac_irq_hw[i]->enable, ppc_cached_irq_mask[i]);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun do {
123*4882a593Smuzhiyun /* make sure mask gets to controller before we
124*4882a593Smuzhiyun return to user */
125*4882a593Smuzhiyun mb();
126*4882a593Smuzhiyun } while((in_le32(&pmac_irq_hw[i]->enable) & bit)
127*4882a593Smuzhiyun != (ppc_cached_irq_mask[i] & bit));
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun * Unfortunately, setting the bit in the enable register
131*4882a593Smuzhiyun * when the device interrupt is already on *doesn't* set
132*4882a593Smuzhiyun * the bit in the flag register or request another interrupt.
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun if (bit & ppc_cached_irq_mask[i] & in_le32(&pmac_irq_hw[i]->level))
135*4882a593Smuzhiyun __pmac_retrigger(irq_nr);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* When an irq gets requested for the first client, if it's an
139*4882a593Smuzhiyun * edge interrupt, we clear any previous one on the controller
140*4882a593Smuzhiyun */
pmac_startup_irq(struct irq_data * d)141*4882a593Smuzhiyun static unsigned int pmac_startup_irq(struct irq_data *d)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun unsigned long flags;
144*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
145*4882a593Smuzhiyun unsigned long bit = 1UL << (src & 0x1f);
146*4882a593Smuzhiyun int i = src >> 5;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
149*4882a593Smuzhiyun if (!irqd_is_level_type(d))
150*4882a593Smuzhiyun out_le32(&pmac_irq_hw[i]->ack, bit);
151*4882a593Smuzhiyun __set_bit(src, ppc_cached_irq_mask);
152*4882a593Smuzhiyun __pmac_set_irq_mask(src, 0);
153*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
pmac_mask_irq(struct irq_data * d)158*4882a593Smuzhiyun static void pmac_mask_irq(struct irq_data *d)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun unsigned long flags;
161*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
164*4882a593Smuzhiyun __clear_bit(src, ppc_cached_irq_mask);
165*4882a593Smuzhiyun __pmac_set_irq_mask(src, 1);
166*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
pmac_unmask_irq(struct irq_data * d)169*4882a593Smuzhiyun static void pmac_unmask_irq(struct irq_data *d)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun unsigned long flags;
172*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
175*4882a593Smuzhiyun __set_bit(src, ppc_cached_irq_mask);
176*4882a593Smuzhiyun __pmac_set_irq_mask(src, 0);
177*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
pmac_retrigger(struct irq_data * d)180*4882a593Smuzhiyun static int pmac_retrigger(struct irq_data *d)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun unsigned long flags;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
185*4882a593Smuzhiyun __pmac_retrigger(irqd_to_hwirq(d));
186*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
187*4882a593Smuzhiyun return 1;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun static struct irq_chip pmac_pic = {
191*4882a593Smuzhiyun .name = "PMAC-PIC",
192*4882a593Smuzhiyun .irq_startup = pmac_startup_irq,
193*4882a593Smuzhiyun .irq_mask = pmac_mask_irq,
194*4882a593Smuzhiyun .irq_ack = pmac_ack_irq,
195*4882a593Smuzhiyun .irq_mask_ack = pmac_mask_and_ack_irq,
196*4882a593Smuzhiyun .irq_unmask = pmac_unmask_irq,
197*4882a593Smuzhiyun .irq_retrigger = pmac_retrigger,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
gatwick_action(int cpl,void * dev_id)200*4882a593Smuzhiyun static irqreturn_t gatwick_action(int cpl, void *dev_id)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun unsigned long flags;
203*4882a593Smuzhiyun int irq, bits;
204*4882a593Smuzhiyun int rc = IRQ_NONE;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
207*4882a593Smuzhiyun for (irq = max_irqs; (irq -= 32) >= max_real_irqs; ) {
208*4882a593Smuzhiyun int i = irq >> 5;
209*4882a593Smuzhiyun bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
210*4882a593Smuzhiyun bits |= in_le32(&pmac_irq_hw[i]->level);
211*4882a593Smuzhiyun bits &= ppc_cached_irq_mask[i];
212*4882a593Smuzhiyun if (bits == 0)
213*4882a593Smuzhiyun continue;
214*4882a593Smuzhiyun irq += __ilog2(bits);
215*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
216*4882a593Smuzhiyun generic_handle_irq(irq);
217*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
218*4882a593Smuzhiyun rc = IRQ_HANDLED;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
221*4882a593Smuzhiyun return rc;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
pmac_pic_get_irq(void)224*4882a593Smuzhiyun static unsigned int pmac_pic_get_irq(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun int irq;
227*4882a593Smuzhiyun unsigned long bits = 0;
228*4882a593Smuzhiyun unsigned long flags;
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun #ifdef CONFIG_PPC_PMAC32_PSURGE
231*4882a593Smuzhiyun /* IPI's are a hack on the powersurge -- Cort */
232*4882a593Smuzhiyun if (smp_processor_id() != 0) {
233*4882a593Smuzhiyun return psurge_secondary_virq;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun #endif /* CONFIG_PPC_PMAC32_PSURGE */
236*4882a593Smuzhiyun raw_spin_lock_irqsave(&pmac_pic_lock, flags);
237*4882a593Smuzhiyun for (irq = max_real_irqs; (irq -= 32) >= 0; ) {
238*4882a593Smuzhiyun int i = irq >> 5;
239*4882a593Smuzhiyun bits = in_le32(&pmac_irq_hw[i]->event) | ppc_lost_interrupts[i];
240*4882a593Smuzhiyun bits |= in_le32(&pmac_irq_hw[i]->level);
241*4882a593Smuzhiyun bits &= ppc_cached_irq_mask[i];
242*4882a593Smuzhiyun if (bits == 0)
243*4882a593Smuzhiyun continue;
244*4882a593Smuzhiyun irq += __ilog2(bits);
245*4882a593Smuzhiyun break;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&pmac_pic_lock, flags);
248*4882a593Smuzhiyun if (unlikely(irq < 0))
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun return irq_linear_revmap(pmac_pic_host, irq);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
pmac_pic_host_match(struct irq_domain * h,struct device_node * node,enum irq_domain_bus_token bus_token)253*4882a593Smuzhiyun static int pmac_pic_host_match(struct irq_domain *h, struct device_node *node,
254*4882a593Smuzhiyun enum irq_domain_bus_token bus_token)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun /* We match all, we don't always have a node anyway */
257*4882a593Smuzhiyun return 1;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
pmac_pic_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)260*4882a593Smuzhiyun static int pmac_pic_host_map(struct irq_domain *h, unsigned int virq,
261*4882a593Smuzhiyun irq_hw_number_t hw)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun if (hw >= max_irqs)
264*4882a593Smuzhiyun return -EINVAL;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Mark level interrupts, set delayed disable for edge ones and set
267*4882a593Smuzhiyun * handlers
268*4882a593Smuzhiyun */
269*4882a593Smuzhiyun irq_set_status_flags(virq, IRQ_LEVEL);
270*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &pmac_pic, handle_level_irq);
271*4882a593Smuzhiyun return 0;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun static const struct irq_domain_ops pmac_pic_host_ops = {
275*4882a593Smuzhiyun .match = pmac_pic_host_match,
276*4882a593Smuzhiyun .map = pmac_pic_host_map,
277*4882a593Smuzhiyun .xlate = irq_domain_xlate_onecell,
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
pmac_pic_probe_oldstyle(void)280*4882a593Smuzhiyun static void __init pmac_pic_probe_oldstyle(void)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun int i;
283*4882a593Smuzhiyun struct device_node *master = NULL;
284*4882a593Smuzhiyun struct device_node *slave = NULL;
285*4882a593Smuzhiyun u8 __iomem *addr;
286*4882a593Smuzhiyun struct resource r;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Set our get_irq function */
289*4882a593Smuzhiyun ppc_md.get_irq = pmac_pic_get_irq;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun /*
292*4882a593Smuzhiyun * Find the interrupt controller type & node
293*4882a593Smuzhiyun */
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun if ((master = of_find_node_by_name(NULL, "gc")) != NULL) {
296*4882a593Smuzhiyun max_irqs = max_real_irqs = 32;
297*4882a593Smuzhiyun } else if ((master = of_find_node_by_name(NULL, "ohare")) != NULL) {
298*4882a593Smuzhiyun max_irqs = max_real_irqs = 32;
299*4882a593Smuzhiyun /* We might have a second cascaded ohare */
300*4882a593Smuzhiyun slave = of_find_node_by_name(NULL, "pci106b,7");
301*4882a593Smuzhiyun if (slave)
302*4882a593Smuzhiyun max_irqs = 64;
303*4882a593Smuzhiyun } else if ((master = of_find_node_by_name(NULL, "mac-io")) != NULL) {
304*4882a593Smuzhiyun max_irqs = max_real_irqs = 64;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* We might have a second cascaded heathrow */
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Compensate for of_node_put() in of_find_node_by_name() */
309*4882a593Smuzhiyun of_node_get(master);
310*4882a593Smuzhiyun slave = of_find_node_by_name(master, "mac-io");
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Check ordering of master & slave */
313*4882a593Smuzhiyun if (of_device_is_compatible(master, "gatwick")) {
314*4882a593Smuzhiyun struct device_node *tmp;
315*4882a593Smuzhiyun BUG_ON(slave == NULL);
316*4882a593Smuzhiyun tmp = master;
317*4882a593Smuzhiyun master = slave;
318*4882a593Smuzhiyun slave = tmp;
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* We found a slave */
322*4882a593Smuzhiyun if (slave)
323*4882a593Smuzhiyun max_irqs = 128;
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun BUG_ON(master == NULL);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * Allocate an irq host
329*4882a593Smuzhiyun */
330*4882a593Smuzhiyun pmac_pic_host = irq_domain_add_linear(master, max_irqs,
331*4882a593Smuzhiyun &pmac_pic_host_ops, NULL);
332*4882a593Smuzhiyun BUG_ON(pmac_pic_host == NULL);
333*4882a593Smuzhiyun irq_set_default_host(pmac_pic_host);
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Get addresses of first controller if we have a node for it */
336*4882a593Smuzhiyun BUG_ON(of_address_to_resource(master, 0, &r));
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Map interrupts of primary controller */
339*4882a593Smuzhiyun addr = (u8 __iomem *) ioremap(r.start, 0x40);
340*4882a593Smuzhiyun i = 0;
341*4882a593Smuzhiyun pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
342*4882a593Smuzhiyun (addr + 0x20);
343*4882a593Smuzhiyun if (max_real_irqs > 32)
344*4882a593Smuzhiyun pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
345*4882a593Smuzhiyun (addr + 0x10);
346*4882a593Smuzhiyun of_node_put(master);
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun printk(KERN_INFO "irq: Found primary Apple PIC %pOF for %d irqs\n",
349*4882a593Smuzhiyun master, max_real_irqs);
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* Map interrupts of cascaded controller */
352*4882a593Smuzhiyun if (slave && !of_address_to_resource(slave, 0, &r)) {
353*4882a593Smuzhiyun addr = (u8 __iomem *)ioremap(r.start, 0x40);
354*4882a593Smuzhiyun pmac_irq_hw[i++] = (volatile struct pmac_irq_hw __iomem *)
355*4882a593Smuzhiyun (addr + 0x20);
356*4882a593Smuzhiyun if (max_irqs > 64)
357*4882a593Smuzhiyun pmac_irq_hw[i++] =
358*4882a593Smuzhiyun (volatile struct pmac_irq_hw __iomem *)
359*4882a593Smuzhiyun (addr + 0x10);
360*4882a593Smuzhiyun pmac_irq_cascade = irq_of_parse_and_map(slave, 0);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun printk(KERN_INFO "irq: Found slave Apple PIC %pOF for %d irqs"
363*4882a593Smuzhiyun " cascade: %d\n", slave,
364*4882a593Smuzhiyun max_irqs - max_real_irqs, pmac_irq_cascade);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun of_node_put(slave);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* Disable all interrupts in all controllers */
369*4882a593Smuzhiyun for (i = 0; i * 32 < max_irqs; ++i)
370*4882a593Smuzhiyun out_le32(&pmac_irq_hw[i]->enable, 0);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Hookup cascade irq */
373*4882a593Smuzhiyun if (slave && pmac_irq_cascade) {
374*4882a593Smuzhiyun if (request_irq(pmac_irq_cascade, gatwick_action,
375*4882a593Smuzhiyun IRQF_NO_THREAD, "cascade", NULL))
376*4882a593Smuzhiyun pr_err("Failed to register cascade interrupt\n");
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun printk(KERN_INFO "irq: System has %d possible interrupts\n", max_irqs);
380*4882a593Smuzhiyun #ifdef CONFIG_XMON
381*4882a593Smuzhiyun i = irq_create_mapping(NULL, 20);
382*4882a593Smuzhiyun if (request_irq(i, xmon_irq, IRQF_NO_THREAD, "NMI - XMON", NULL))
383*4882a593Smuzhiyun pr_err("Failed to register NMI-XMON interrupt\n");
384*4882a593Smuzhiyun #endif
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
of_irq_parse_oldworld(struct device_node * device,int index,struct of_phandle_args * out_irq)387*4882a593Smuzhiyun int of_irq_parse_oldworld(struct device_node *device, int index,
388*4882a593Smuzhiyun struct of_phandle_args *out_irq)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun const u32 *ints = NULL;
391*4882a593Smuzhiyun int intlen;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /*
394*4882a593Smuzhiyun * Old machines just have a list of interrupt numbers
395*4882a593Smuzhiyun * and no interrupt-controller nodes. We also have dodgy
396*4882a593Smuzhiyun * cases where the APPL,interrupts property is completely
397*4882a593Smuzhiyun * missing behind pci-pci bridges and we have to get it
398*4882a593Smuzhiyun * from the parent (the bridge itself, as apple just wired
399*4882a593Smuzhiyun * everything together on these)
400*4882a593Smuzhiyun */
401*4882a593Smuzhiyun while (device) {
402*4882a593Smuzhiyun ints = of_get_property(device, "AAPL,interrupts", &intlen);
403*4882a593Smuzhiyun if (ints != NULL)
404*4882a593Smuzhiyun break;
405*4882a593Smuzhiyun device = device->parent;
406*4882a593Smuzhiyun if (!of_node_is_type(device, "pci"))
407*4882a593Smuzhiyun break;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun if (ints == NULL)
410*4882a593Smuzhiyun return -EINVAL;
411*4882a593Smuzhiyun intlen /= sizeof(u32);
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (index >= intlen)
414*4882a593Smuzhiyun return -EINVAL;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun out_irq->np = NULL;
417*4882a593Smuzhiyun out_irq->args[0] = ints[index];
418*4882a593Smuzhiyun out_irq->args_count = 1;
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun return 0;
421*4882a593Smuzhiyun }
422*4882a593Smuzhiyun #endif /* CONFIG_PPC32 */
423*4882a593Smuzhiyun
pmac_pic_setup_mpic_nmi(struct mpic * mpic)424*4882a593Smuzhiyun static void __init pmac_pic_setup_mpic_nmi(struct mpic *mpic)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun #if defined(CONFIG_XMON) && defined(CONFIG_PPC32)
427*4882a593Smuzhiyun struct device_node* pswitch;
428*4882a593Smuzhiyun int nmi_irq;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun pswitch = of_find_node_by_name(NULL, "programmer-switch");
431*4882a593Smuzhiyun if (pswitch) {
432*4882a593Smuzhiyun nmi_irq = irq_of_parse_and_map(pswitch, 0);
433*4882a593Smuzhiyun if (nmi_irq) {
434*4882a593Smuzhiyun mpic_irq_set_priority(nmi_irq, 9);
435*4882a593Smuzhiyun if (request_irq(nmi_irq, xmon_irq, IRQF_NO_THREAD,
436*4882a593Smuzhiyun "NMI - XMON", NULL))
437*4882a593Smuzhiyun pr_err("Failed to register NMI-XMON interrupt\n");
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun of_node_put(pswitch);
440*4882a593Smuzhiyun }
441*4882a593Smuzhiyun #endif /* defined(CONFIG_XMON) && defined(CONFIG_PPC32) */
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
pmac_setup_one_mpic(struct device_node * np,int master)444*4882a593Smuzhiyun static struct mpic * __init pmac_setup_one_mpic(struct device_node *np,
445*4882a593Smuzhiyun int master)
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun const char *name = master ? " MPIC 1 " : " MPIC 2 ";
448*4882a593Smuzhiyun struct mpic *mpic;
449*4882a593Smuzhiyun unsigned int flags = master ? 0 : MPIC_SECONDARY;
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun pmac_call_feature(PMAC_FTR_ENABLE_MPIC, np, 0, 0);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun if (of_get_property(np, "big-endian", NULL))
454*4882a593Smuzhiyun flags |= MPIC_BIG_ENDIAN;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Primary Big Endian means HT interrupts. This is quite dodgy
457*4882a593Smuzhiyun * but works until I find a better way
458*4882a593Smuzhiyun */
459*4882a593Smuzhiyun if (master && (flags & MPIC_BIG_ENDIAN))
460*4882a593Smuzhiyun flags |= MPIC_U3_HT_IRQS;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun mpic = mpic_alloc(np, 0, flags, 0, 0, name);
463*4882a593Smuzhiyun if (mpic == NULL)
464*4882a593Smuzhiyun return NULL;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun mpic_init(mpic);
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun return mpic;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun
pmac_pic_probe_mpic(void)471*4882a593Smuzhiyun static int __init pmac_pic_probe_mpic(void)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun struct mpic *mpic1, *mpic2;
474*4882a593Smuzhiyun struct device_node *np, *master = NULL, *slave = NULL;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun /* We can have up to 2 MPICs cascaded */
477*4882a593Smuzhiyun for_each_node_by_type(np, "open-pic") {
478*4882a593Smuzhiyun if (master == NULL &&
479*4882a593Smuzhiyun of_get_property(np, "interrupts", NULL) == NULL)
480*4882a593Smuzhiyun master = of_node_get(np);
481*4882a593Smuzhiyun else if (slave == NULL)
482*4882a593Smuzhiyun slave = of_node_get(np);
483*4882a593Smuzhiyun if (master && slave) {
484*4882a593Smuzhiyun of_node_put(np);
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Check for bogus setups */
490*4882a593Smuzhiyun if (master == NULL && slave != NULL) {
491*4882a593Smuzhiyun master = slave;
492*4882a593Smuzhiyun slave = NULL;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Not found, default to good old pmac pic */
496*4882a593Smuzhiyun if (master == NULL)
497*4882a593Smuzhiyun return -ENODEV;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun /* Set master handler */
500*4882a593Smuzhiyun ppc_md.get_irq = mpic_get_irq;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun /* Setup master */
503*4882a593Smuzhiyun mpic1 = pmac_setup_one_mpic(master, 1);
504*4882a593Smuzhiyun BUG_ON(mpic1 == NULL);
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun /* Install NMI if any */
507*4882a593Smuzhiyun pmac_pic_setup_mpic_nmi(mpic1);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun of_node_put(master);
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /* Set up a cascaded controller, if present */
512*4882a593Smuzhiyun if (slave) {
513*4882a593Smuzhiyun mpic2 = pmac_setup_one_mpic(slave, 0);
514*4882a593Smuzhiyun if (mpic2 == NULL)
515*4882a593Smuzhiyun printk(KERN_ERR "Failed to setup slave MPIC\n");
516*4882a593Smuzhiyun of_node_put(slave);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun return 0;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun
pmac_pic_init(void)523*4882a593Smuzhiyun void __init pmac_pic_init(void)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun /* We configure the OF parsing based on our oldworld vs. newworld
526*4882a593Smuzhiyun * platform type and whether we were booted by BootX.
527*4882a593Smuzhiyun */
528*4882a593Smuzhiyun #ifdef CONFIG_PPC32
529*4882a593Smuzhiyun if (!pmac_newworld)
530*4882a593Smuzhiyun of_irq_workarounds |= OF_IMAP_OLDWORLD_MAC;
531*4882a593Smuzhiyun if (of_get_property(of_chosen, "linux,bootx", NULL) != NULL)
532*4882a593Smuzhiyun of_irq_workarounds |= OF_IMAP_NO_PHANDLE;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* If we don't have phandles on a newworld, then try to locate a
535*4882a593Smuzhiyun * default interrupt controller (happens when booting with BootX).
536*4882a593Smuzhiyun * We do a first match here, hopefully, that only ever happens on
537*4882a593Smuzhiyun * machines with one controller.
538*4882a593Smuzhiyun */
539*4882a593Smuzhiyun if (pmac_newworld && (of_irq_workarounds & OF_IMAP_NO_PHANDLE)) {
540*4882a593Smuzhiyun struct device_node *np;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun for_each_node_with_property(np, "interrupt-controller") {
543*4882a593Smuzhiyun /* Skip /chosen/interrupt-controller */
544*4882a593Smuzhiyun if (of_node_name_eq(np, "chosen"))
545*4882a593Smuzhiyun continue;
546*4882a593Smuzhiyun /* It seems like at least one person wants
547*4882a593Smuzhiyun * to use BootX on a machine with an AppleKiwi
548*4882a593Smuzhiyun * controller which happens to pretend to be an
549*4882a593Smuzhiyun * interrupt controller too. */
550*4882a593Smuzhiyun if (of_node_name_eq(np, "AppleKiwi"))
551*4882a593Smuzhiyun continue;
552*4882a593Smuzhiyun /* I think we found one ! */
553*4882a593Smuzhiyun of_irq_dflt_pic = np;
554*4882a593Smuzhiyun break;
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun #endif /* CONFIG_PPC32 */
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* We first try to detect Apple's new Core99 chipset, since mac-io
560*4882a593Smuzhiyun * is quite different on those machines and contains an IBM MPIC2.
561*4882a593Smuzhiyun */
562*4882a593Smuzhiyun if (pmac_pic_probe_mpic() == 0)
563*4882a593Smuzhiyun return;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun #ifdef CONFIG_PPC32
566*4882a593Smuzhiyun pmac_pic_probe_oldstyle();
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun #if defined(CONFIG_PM) && defined(CONFIG_PPC32)
571*4882a593Smuzhiyun /*
572*4882a593Smuzhiyun * These procedures are used in implementing sleep on the powerbooks.
573*4882a593Smuzhiyun * sleep_save_intrs() saves the states of all interrupt enables
574*4882a593Smuzhiyun * and disables all interrupts except for the nominated one.
575*4882a593Smuzhiyun * sleep_restore_intrs() restores the states of all interrupt enables.
576*4882a593Smuzhiyun */
577*4882a593Smuzhiyun unsigned long sleep_save_mask[2];
578*4882a593Smuzhiyun
579*4882a593Smuzhiyun /* This used to be passed by the PMU driver but that link got
580*4882a593Smuzhiyun * broken with the new driver model. We use this tweak for now...
581*4882a593Smuzhiyun * We really want to do things differently though...
582*4882a593Smuzhiyun */
pmacpic_find_viaint(void)583*4882a593Smuzhiyun static int pmacpic_find_viaint(void)
584*4882a593Smuzhiyun {
585*4882a593Smuzhiyun int viaint = -1;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
588*4882a593Smuzhiyun struct device_node *np;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun if (pmu_get_model() != PMU_OHARE_BASED)
591*4882a593Smuzhiyun goto not_found;
592*4882a593Smuzhiyun np = of_find_node_by_name(NULL, "via-pmu");
593*4882a593Smuzhiyun if (np == NULL)
594*4882a593Smuzhiyun goto not_found;
595*4882a593Smuzhiyun viaint = irq_of_parse_and_map(np, 0);
596*4882a593Smuzhiyun of_node_put(np);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun not_found:
599*4882a593Smuzhiyun #endif /* CONFIG_ADB_PMU */
600*4882a593Smuzhiyun return viaint;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun
pmacpic_suspend(void)603*4882a593Smuzhiyun static int pmacpic_suspend(void)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun int viaint = pmacpic_find_viaint();
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun sleep_save_mask[0] = ppc_cached_irq_mask[0];
608*4882a593Smuzhiyun sleep_save_mask[1] = ppc_cached_irq_mask[1];
609*4882a593Smuzhiyun ppc_cached_irq_mask[0] = 0;
610*4882a593Smuzhiyun ppc_cached_irq_mask[1] = 0;
611*4882a593Smuzhiyun if (viaint > 0)
612*4882a593Smuzhiyun set_bit(viaint, ppc_cached_irq_mask);
613*4882a593Smuzhiyun out_le32(&pmac_irq_hw[0]->enable, ppc_cached_irq_mask[0]);
614*4882a593Smuzhiyun if (max_real_irqs > 32)
615*4882a593Smuzhiyun out_le32(&pmac_irq_hw[1]->enable, ppc_cached_irq_mask[1]);
616*4882a593Smuzhiyun (void)in_le32(&pmac_irq_hw[0]->event);
617*4882a593Smuzhiyun /* make sure mask gets to controller before we return to caller */
618*4882a593Smuzhiyun mb();
619*4882a593Smuzhiyun (void)in_le32(&pmac_irq_hw[0]->enable);
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return 0;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
pmacpic_resume(void)624*4882a593Smuzhiyun static void pmacpic_resume(void)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun int i;
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun out_le32(&pmac_irq_hw[0]->enable, 0);
629*4882a593Smuzhiyun if (max_real_irqs > 32)
630*4882a593Smuzhiyun out_le32(&pmac_irq_hw[1]->enable, 0);
631*4882a593Smuzhiyun mb();
632*4882a593Smuzhiyun for (i = 0; i < max_real_irqs; ++i)
633*4882a593Smuzhiyun if (test_bit(i, sleep_save_mask))
634*4882a593Smuzhiyun pmac_unmask_irq(irq_get_irq_data(i));
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun static struct syscore_ops pmacpic_syscore_ops = {
638*4882a593Smuzhiyun .suspend = pmacpic_suspend,
639*4882a593Smuzhiyun .resume = pmacpic_resume,
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
init_pmacpic_syscore(void)642*4882a593Smuzhiyun static int __init init_pmacpic_syscore(void)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun if (pmac_irq_hw[0])
645*4882a593Smuzhiyun register_syscore_ops(&pmacpic_syscore_ops);
646*4882a593Smuzhiyun return 0;
647*4882a593Smuzhiyun }
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun machine_subsys_initcall(powermac, init_pmacpic_syscore);
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun #endif /* CONFIG_PM && CONFIG_PPC32 */
652