xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/powermac/pfunc_base.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun #include <linux/types.h>
3*4882a593Smuzhiyun #include <linux/init.h>
4*4882a593Smuzhiyun #include <linux/delay.h>
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/interrupt.h>
7*4882a593Smuzhiyun #include <linux/spinlock.h>
8*4882a593Smuzhiyun #include <linux/of_irq.h>
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <asm/pmac_feature.h>
11*4882a593Smuzhiyun #include <asm/pmac_pfunc.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #undef DEBUG
14*4882a593Smuzhiyun #ifdef DEBUG
15*4882a593Smuzhiyun #define DBG(fmt...)	printk(fmt)
16*4882a593Smuzhiyun #else
17*4882a593Smuzhiyun #define DBG(fmt...)
18*4882a593Smuzhiyun #endif
19*4882a593Smuzhiyun 
macio_gpio_irq(int irq,void * data)20*4882a593Smuzhiyun static irqreturn_t macio_gpio_irq(int irq, void *data)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	pmf_do_irq(data);
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun 	return IRQ_HANDLED;
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
macio_do_gpio_irq_enable(struct pmf_function * func)27*4882a593Smuzhiyun static int macio_do_gpio_irq_enable(struct pmf_function *func)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	unsigned int irq = irq_of_parse_and_map(func->node, 0);
30*4882a593Smuzhiyun 	if (!irq)
31*4882a593Smuzhiyun 		return -EINVAL;
32*4882a593Smuzhiyun 	return request_irq(irq, macio_gpio_irq, 0, func->node->name, func);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
macio_do_gpio_irq_disable(struct pmf_function * func)35*4882a593Smuzhiyun static int macio_do_gpio_irq_disable(struct pmf_function *func)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	unsigned int irq = irq_of_parse_and_map(func->node, 0);
38*4882a593Smuzhiyun 	if (!irq)
39*4882a593Smuzhiyun 		return -EINVAL;
40*4882a593Smuzhiyun 	free_irq(irq, func);
41*4882a593Smuzhiyun 	return 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
macio_do_gpio_write(PMF_STD_ARGS,u8 value,u8 mask)44*4882a593Smuzhiyun static int macio_do_gpio_write(PMF_STD_ARGS, u8 value, u8 mask)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	u8 __iomem *addr = (u8 __iomem *)func->driver_data;
47*4882a593Smuzhiyun 	unsigned long flags;
48*4882a593Smuzhiyun 	u8 tmp;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/* Check polarity */
51*4882a593Smuzhiyun 	if (args && args->count && !args->u[0].v)
52*4882a593Smuzhiyun 		value = ~value;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Toggle the GPIO */
55*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&feature_lock, flags);
56*4882a593Smuzhiyun 	tmp = readb(addr);
57*4882a593Smuzhiyun 	tmp = (tmp & ~mask) | (value & mask);
58*4882a593Smuzhiyun 	DBG("Do write 0x%02x to GPIO %pOF (%p)\n",
59*4882a593Smuzhiyun 	    tmp, func->node, addr);
60*4882a593Smuzhiyun 	writeb(tmp, addr);
61*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&feature_lock, flags);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
macio_do_gpio_read(PMF_STD_ARGS,u8 mask,int rshift,u8 xor)66*4882a593Smuzhiyun static int macio_do_gpio_read(PMF_STD_ARGS, u8 mask, int rshift, u8 xor)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun 	u8 __iomem *addr = (u8 __iomem *)func->driver_data;
69*4882a593Smuzhiyun 	u32 value;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	/* Check if we have room for reply */
72*4882a593Smuzhiyun 	if (args == NULL || args->count == 0 || args->u[0].p == NULL)
73*4882a593Smuzhiyun 		return -EINVAL;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	value = readb(addr);
76*4882a593Smuzhiyun 	*args->u[0].p = ((value & mask) >> rshift) ^ xor;
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
macio_do_delay(PMF_STD_ARGS,u32 duration)81*4882a593Smuzhiyun static int macio_do_delay(PMF_STD_ARGS, u32 duration)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	/* assume we can sleep ! */
84*4882a593Smuzhiyun 	msleep((duration + 999) / 1000);
85*4882a593Smuzhiyun 	return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static struct pmf_handlers macio_gpio_handlers = {
89*4882a593Smuzhiyun 	.irq_enable	= macio_do_gpio_irq_enable,
90*4882a593Smuzhiyun 	.irq_disable	= macio_do_gpio_irq_disable,
91*4882a593Smuzhiyun 	.write_gpio	= macio_do_gpio_write,
92*4882a593Smuzhiyun 	.read_gpio	= macio_do_gpio_read,
93*4882a593Smuzhiyun 	.delay		= macio_do_delay,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
macio_gpio_init_one(struct macio_chip * macio)96*4882a593Smuzhiyun static void macio_gpio_init_one(struct macio_chip *macio)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	struct device_node *gparent, *gp;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/*
101*4882a593Smuzhiyun 	 * Find the "gpio" parent node
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	for_each_child_of_node(macio->of_node, gparent)
105*4882a593Smuzhiyun 		if (of_node_name_eq(gparent, "gpio"))
106*4882a593Smuzhiyun 			break;
107*4882a593Smuzhiyun 	if (gparent == NULL)
108*4882a593Smuzhiyun 		return;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	DBG("Installing GPIO functions for macio %pOF\n",
111*4882a593Smuzhiyun 	    macio->of_node);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/*
114*4882a593Smuzhiyun 	 * Ok, got one, we dont need anything special to track them down, so
115*4882a593Smuzhiyun 	 * we just create them all
116*4882a593Smuzhiyun 	 */
117*4882a593Smuzhiyun 	for_each_child_of_node(gparent, gp) {
118*4882a593Smuzhiyun 		const u32 *reg = of_get_property(gp, "reg", NULL);
119*4882a593Smuzhiyun 		unsigned long offset;
120*4882a593Smuzhiyun 		if (reg == NULL)
121*4882a593Smuzhiyun 			continue;
122*4882a593Smuzhiyun 		offset = *reg;
123*4882a593Smuzhiyun 		/* Deal with old style device-tree. We can safely hard code the
124*4882a593Smuzhiyun 		 * offset for now too even if it's a bit gross ...
125*4882a593Smuzhiyun 		 */
126*4882a593Smuzhiyun 		if (offset < 0x50)
127*4882a593Smuzhiyun 			offset += 0x50;
128*4882a593Smuzhiyun 		offset += (unsigned long)macio->base;
129*4882a593Smuzhiyun 		pmf_register_driver(gp, &macio_gpio_handlers, (void *)offset);
130*4882a593Smuzhiyun 	}
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	DBG("Calling initial GPIO functions for macio %pOF\n",
133*4882a593Smuzhiyun 	    macio->of_node);
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	/* And now we run all the init ones */
136*4882a593Smuzhiyun 	for_each_child_of_node(gparent, gp)
137*4882a593Smuzhiyun 		pmf_do_functions(gp, NULL, 0, PMF_FLAGS_ON_INIT, NULL);
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Note: We do not at this point implement the "at sleep" or "at wake"
140*4882a593Smuzhiyun 	 * functions. I yet to find any for GPIOs anyway
141*4882a593Smuzhiyun 	 */
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
macio_do_write_reg32(PMF_STD_ARGS,u32 offset,u32 value,u32 mask)144*4882a593Smuzhiyun static int macio_do_write_reg32(PMF_STD_ARGS, u32 offset, u32 value, u32 mask)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
147*4882a593Smuzhiyun 	unsigned long flags;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&feature_lock, flags);
150*4882a593Smuzhiyun 	MACIO_OUT32(offset, (MACIO_IN32(offset) & ~mask) | (value & mask));
151*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&feature_lock, flags);
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
macio_do_read_reg32(PMF_STD_ARGS,u32 offset)155*4882a593Smuzhiyun static int macio_do_read_reg32(PMF_STD_ARGS, u32 offset)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Check if we have room for reply */
160*4882a593Smuzhiyun 	if (args == NULL || args->count == 0 || args->u[0].p == NULL)
161*4882a593Smuzhiyun 		return -EINVAL;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	*args->u[0].p = MACIO_IN32(offset);
164*4882a593Smuzhiyun 	return 0;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
macio_do_write_reg8(PMF_STD_ARGS,u32 offset,u8 value,u8 mask)167*4882a593Smuzhiyun static int macio_do_write_reg8(PMF_STD_ARGS, u32 offset, u8 value, u8 mask)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
170*4882a593Smuzhiyun 	unsigned long flags;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&feature_lock, flags);
173*4882a593Smuzhiyun 	MACIO_OUT8(offset, (MACIO_IN8(offset) & ~mask) | (value & mask));
174*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&feature_lock, flags);
175*4882a593Smuzhiyun 	return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
macio_do_read_reg8(PMF_STD_ARGS,u32 offset)178*4882a593Smuzhiyun static int macio_do_read_reg8(PMF_STD_ARGS, u32 offset)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* Check if we have room for reply */
183*4882a593Smuzhiyun 	if (args == NULL || args->count == 0 || args->u[0].p == NULL)
184*4882a593Smuzhiyun 		return -EINVAL;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	*((u8 *)(args->u[0].p)) = MACIO_IN8(offset);
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
macio_do_read_reg32_msrx(PMF_STD_ARGS,u32 offset,u32 mask,u32 shift,u32 xor)190*4882a593Smuzhiyun static int macio_do_read_reg32_msrx(PMF_STD_ARGS, u32 offset, u32 mask,
191*4882a593Smuzhiyun 				    u32 shift, u32 xor)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	/* Check if we have room for reply */
196*4882a593Smuzhiyun 	if (args == NULL || args->count == 0 || args->u[0].p == NULL)
197*4882a593Smuzhiyun 		return -EINVAL;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	*args->u[0].p = ((MACIO_IN32(offset) & mask) >> shift) ^ xor;
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
macio_do_read_reg8_msrx(PMF_STD_ARGS,u32 offset,u32 mask,u32 shift,u32 xor)203*4882a593Smuzhiyun static int macio_do_read_reg8_msrx(PMF_STD_ARGS, u32 offset, u32 mask,
204*4882a593Smuzhiyun 				   u32 shift, u32 xor)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* Check if we have room for reply */
209*4882a593Smuzhiyun 	if (args == NULL || args->count == 0 || args->u[0].p == NULL)
210*4882a593Smuzhiyun 		return -EINVAL;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	*((u8 *)(args->u[0].p)) = ((MACIO_IN8(offset) & mask) >> shift) ^ xor;
213*4882a593Smuzhiyun 	return 0;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
macio_do_write_reg32_slm(PMF_STD_ARGS,u32 offset,u32 shift,u32 mask)216*4882a593Smuzhiyun static int macio_do_write_reg32_slm(PMF_STD_ARGS, u32 offset, u32 shift,
217*4882a593Smuzhiyun 				    u32 mask)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
220*4882a593Smuzhiyun 	unsigned long flags;
221*4882a593Smuzhiyun 	u32 tmp, val;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Check args */
224*4882a593Smuzhiyun 	if (args == NULL || args->count == 0)
225*4882a593Smuzhiyun 		return -EINVAL;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&feature_lock, flags);
228*4882a593Smuzhiyun 	tmp = MACIO_IN32(offset);
229*4882a593Smuzhiyun 	val = args->u[0].v << shift;
230*4882a593Smuzhiyun 	tmp = (tmp & ~mask) | (val & mask);
231*4882a593Smuzhiyun 	MACIO_OUT32(offset, tmp);
232*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&feature_lock, flags);
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
macio_do_write_reg8_slm(PMF_STD_ARGS,u32 offset,u32 shift,u32 mask)236*4882a593Smuzhiyun static int macio_do_write_reg8_slm(PMF_STD_ARGS, u32 offset, u32 shift,
237*4882a593Smuzhiyun 				   u32 mask)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct macio_chip *macio = func->driver_data;
240*4882a593Smuzhiyun 	unsigned long flags;
241*4882a593Smuzhiyun 	u32 tmp, val;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/* Check args */
244*4882a593Smuzhiyun 	if (args == NULL || args->count == 0)
245*4882a593Smuzhiyun 		return -EINVAL;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&feature_lock, flags);
248*4882a593Smuzhiyun 	tmp = MACIO_IN8(offset);
249*4882a593Smuzhiyun 	val = args->u[0].v << shift;
250*4882a593Smuzhiyun 	tmp = (tmp & ~mask) | (val & mask);
251*4882a593Smuzhiyun 	MACIO_OUT8(offset, tmp);
252*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&feature_lock, flags);
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct pmf_handlers macio_mmio_handlers = {
257*4882a593Smuzhiyun 	.write_reg32		= macio_do_write_reg32,
258*4882a593Smuzhiyun 	.read_reg32		= macio_do_read_reg32,
259*4882a593Smuzhiyun 	.write_reg8		= macio_do_write_reg8,
260*4882a593Smuzhiyun 	.read_reg8		= macio_do_read_reg8,
261*4882a593Smuzhiyun 	.read_reg32_msrx	= macio_do_read_reg32_msrx,
262*4882a593Smuzhiyun 	.read_reg8_msrx		= macio_do_read_reg8_msrx,
263*4882a593Smuzhiyun 	.write_reg32_slm	= macio_do_write_reg32_slm,
264*4882a593Smuzhiyun 	.write_reg8_slm		= macio_do_write_reg8_slm,
265*4882a593Smuzhiyun 	.delay			= macio_do_delay,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun 
macio_mmio_init_one(struct macio_chip * macio)268*4882a593Smuzhiyun static void macio_mmio_init_one(struct macio_chip *macio)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun 	DBG("Installing MMIO functions for macio %pOF\n",
271*4882a593Smuzhiyun 	    macio->of_node);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	pmf_register_driver(macio->of_node, &macio_mmio_handlers, macio);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun static struct device_node *unin_hwclock;
277*4882a593Smuzhiyun 
unin_do_write_reg32(PMF_STD_ARGS,u32 offset,u32 value,u32 mask)278*4882a593Smuzhiyun static int unin_do_write_reg32(PMF_STD_ARGS, u32 offset, u32 value, u32 mask)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun 	unsigned long flags;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	raw_spin_lock_irqsave(&feature_lock, flags);
283*4882a593Smuzhiyun 	/* This is fairly bogus in darwin, but it should work for our needs
284*4882a593Smuzhiyun 	 * implemeted that way:
285*4882a593Smuzhiyun 	 */
286*4882a593Smuzhiyun 	UN_OUT(offset, (UN_IN(offset) & ~mask) | (value & mask));
287*4882a593Smuzhiyun 	raw_spin_unlock_irqrestore(&feature_lock, flags);
288*4882a593Smuzhiyun 	return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun static struct pmf_handlers unin_mmio_handlers = {
293*4882a593Smuzhiyun 	.write_reg32		= unin_do_write_reg32,
294*4882a593Smuzhiyun 	.delay			= macio_do_delay,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun 
uninorth_install_pfunc(void)297*4882a593Smuzhiyun static void uninorth_install_pfunc(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	struct device_node *np;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	DBG("Installing functions for UniN %pOF\n",
302*4882a593Smuzhiyun 	    uninorth_node);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/*
305*4882a593Smuzhiyun 	 * Install handlers for the bridge itself
306*4882a593Smuzhiyun 	 */
307*4882a593Smuzhiyun 	pmf_register_driver(uninorth_node, &unin_mmio_handlers, NULL);
308*4882a593Smuzhiyun 	pmf_do_functions(uninorth_node, NULL, 0, PMF_FLAGS_ON_INIT, NULL);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	/*
312*4882a593Smuzhiyun 	 * Install handlers for the hwclock child if any
313*4882a593Smuzhiyun 	 */
314*4882a593Smuzhiyun 	for (np = NULL; (np = of_get_next_child(uninorth_node, np)) != NULL;)
315*4882a593Smuzhiyun 		if (of_node_name_eq(np, "hw-clock")) {
316*4882a593Smuzhiyun 			unin_hwclock = np;
317*4882a593Smuzhiyun 			break;
318*4882a593Smuzhiyun 		}
319*4882a593Smuzhiyun 	if (unin_hwclock) {
320*4882a593Smuzhiyun 		DBG("Installing functions for UniN clock %pOF\n",
321*4882a593Smuzhiyun 		    unin_hwclock);
322*4882a593Smuzhiyun 		pmf_register_driver(unin_hwclock, &unin_mmio_handlers, NULL);
323*4882a593Smuzhiyun 		pmf_do_functions(unin_hwclock, NULL, 0, PMF_FLAGS_ON_INIT,
324*4882a593Smuzhiyun 				 NULL);
325*4882a593Smuzhiyun 	}
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun /* We export this as the SMP code might init us early */
pmac_pfunc_base_install(void)329*4882a593Smuzhiyun int __init pmac_pfunc_base_install(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	static int pfbase_inited;
332*4882a593Smuzhiyun 	int i;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	if (pfbase_inited)
335*4882a593Smuzhiyun 		return 0;
336*4882a593Smuzhiyun 	pfbase_inited = 1;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	if (!machine_is(powermac))
339*4882a593Smuzhiyun 		return 0;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	DBG("Installing base platform functions...\n");
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	/*
344*4882a593Smuzhiyun 	 * Locate mac-io chips and install handlers
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 	for (i = 0 ; i < MAX_MACIO_CHIPS; i++) {
347*4882a593Smuzhiyun 		if (macio_chips[i].of_node) {
348*4882a593Smuzhiyun 			macio_mmio_init_one(&macio_chips[i]);
349*4882a593Smuzhiyun 			macio_gpio_init_one(&macio_chips[i]);
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/*
354*4882a593Smuzhiyun 	 * Install handlers for northbridge and direct mapped hwclock
355*4882a593Smuzhiyun 	 * if any. We do not implement the config space access callback
356*4882a593Smuzhiyun 	 * which is only ever used for functions that we do not call in
357*4882a593Smuzhiyun 	 * the current driver (enabling/disabling cells in U2, mostly used
358*4882a593Smuzhiyun 	 * to restore the PCI settings, we do that differently)
359*4882a593Smuzhiyun 	 */
360*4882a593Smuzhiyun 	if (uninorth_node && uninorth_base)
361*4882a593Smuzhiyun 		uninorth_install_pfunc();
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 	DBG("All base functions installed\n");
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	return 0;
366*4882a593Smuzhiyun }
367*4882a593Smuzhiyun machine_arch_initcall(powermac, pmac_pfunc_base_install);
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun #ifdef CONFIG_PM
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /* Those can be called by pmac_feature. Ultimately, I should use a sysdev
372*4882a593Smuzhiyun  * or a device, but for now, that's good enough until I sort out some
373*4882a593Smuzhiyun  * ordering issues. Also, we do not bother with GPIOs, as so far I yet have
374*4882a593Smuzhiyun  * to see a case where a GPIO function has the on-suspend or on-resume bit
375*4882a593Smuzhiyun  */
pmac_pfunc_base_suspend(void)376*4882a593Smuzhiyun void pmac_pfunc_base_suspend(void)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun 	int i;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	for (i = 0 ; i < MAX_MACIO_CHIPS; i++) {
381*4882a593Smuzhiyun 		if (macio_chips[i].of_node)
382*4882a593Smuzhiyun 			pmf_do_functions(macio_chips[i].of_node, NULL, 0,
383*4882a593Smuzhiyun 					 PMF_FLAGS_ON_SLEEP, NULL);
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 	if (uninorth_node)
386*4882a593Smuzhiyun 		pmf_do_functions(uninorth_node, NULL, 0,
387*4882a593Smuzhiyun 				 PMF_FLAGS_ON_SLEEP, NULL);
388*4882a593Smuzhiyun 	if (unin_hwclock)
389*4882a593Smuzhiyun 		pmf_do_functions(unin_hwclock, NULL, 0,
390*4882a593Smuzhiyun 				 PMF_FLAGS_ON_SLEEP, NULL);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun 
pmac_pfunc_base_resume(void)393*4882a593Smuzhiyun void pmac_pfunc_base_resume(void)
394*4882a593Smuzhiyun {
395*4882a593Smuzhiyun 	int i;
396*4882a593Smuzhiyun 
397*4882a593Smuzhiyun 	if (unin_hwclock)
398*4882a593Smuzhiyun 		pmf_do_functions(unin_hwclock, NULL, 0,
399*4882a593Smuzhiyun 				 PMF_FLAGS_ON_WAKE, NULL);
400*4882a593Smuzhiyun 	if (uninorth_node)
401*4882a593Smuzhiyun 		pmf_do_functions(uninorth_node, NULL, 0,
402*4882a593Smuzhiyun 				 PMF_FLAGS_ON_WAKE, NULL);
403*4882a593Smuzhiyun 	for (i = 0 ; i < MAX_MACIO_CHIPS; i++) {
404*4882a593Smuzhiyun 		if (macio_chips[i].of_node)
405*4882a593Smuzhiyun 			pmf_do_functions(macio_chips[i].of_node, NULL, 0,
406*4882a593Smuzhiyun 					 PMF_FLAGS_ON_WAKE, NULL);
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun #endif /* CONFIG_PM */
411