xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/powermac/low_i2c.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * arch/powerpc/platforms/powermac/low_i2c.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Copyright (C) 2003-2005 Ben. Herrenschmidt (benh@kernel.crashing.org)
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * The linux i2c layer isn't completely suitable for our needs for various
8*4882a593Smuzhiyun  * reasons ranging from too late initialisation to semantics not perfectly
9*4882a593Smuzhiyun  * matching some requirements of the apple platform functions etc...
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * This file thus provides a simple low level unified i2c interface for
12*4882a593Smuzhiyun  * powermac that covers the various types of i2c busses used in Apple machines.
13*4882a593Smuzhiyun  * For now, keywest, PMU and SMU, though we could add Cuda, or other bit
14*4882a593Smuzhiyun  * banging busses found on older chipsets in earlier machines if we ever need
15*4882a593Smuzhiyun  * one of them.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * The drivers in this file are synchronous/blocking. In addition, the
18*4882a593Smuzhiyun  * keywest one is fairly slow due to the use of msleep instead of interrupts
19*4882a593Smuzhiyun  * as the interrupt is currently used by i2c-keywest. In the long run, we
20*4882a593Smuzhiyun  * might want to get rid of those high-level interfaces to linux i2c layer
21*4882a593Smuzhiyun  * either completely (converting all drivers) or replacing them all with a
22*4882a593Smuzhiyun  * single stub driver on top of this one. Once done, the interrupt will be
23*4882a593Smuzhiyun  * available for our use.
24*4882a593Smuzhiyun  */
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #undef DEBUG
27*4882a593Smuzhiyun #undef DEBUG_LOW
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <linux/types.h>
30*4882a593Smuzhiyun #include <linux/sched.h>
31*4882a593Smuzhiyun #include <linux/init.h>
32*4882a593Smuzhiyun #include <linux/export.h>
33*4882a593Smuzhiyun #include <linux/adb.h>
34*4882a593Smuzhiyun #include <linux/pmu.h>
35*4882a593Smuzhiyun #include <linux/delay.h>
36*4882a593Smuzhiyun #include <linux/completion.h>
37*4882a593Smuzhiyun #include <linux/platform_device.h>
38*4882a593Smuzhiyun #include <linux/interrupt.h>
39*4882a593Smuzhiyun #include <linux/timer.h>
40*4882a593Smuzhiyun #include <linux/mutex.h>
41*4882a593Smuzhiyun #include <linux/i2c.h>
42*4882a593Smuzhiyun #include <linux/slab.h>
43*4882a593Smuzhiyun #include <asm/keylargo.h>
44*4882a593Smuzhiyun #include <asm/uninorth.h>
45*4882a593Smuzhiyun #include <asm/io.h>
46*4882a593Smuzhiyun #include <asm/prom.h>
47*4882a593Smuzhiyun #include <asm/machdep.h>
48*4882a593Smuzhiyun #include <asm/smu.h>
49*4882a593Smuzhiyun #include <asm/pmac_pfunc.h>
50*4882a593Smuzhiyun #include <asm/pmac_low_i2c.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifdef DEBUG
53*4882a593Smuzhiyun #define DBG(x...) do {\
54*4882a593Smuzhiyun 		printk(KERN_DEBUG "low_i2c:" x);	\
55*4882a593Smuzhiyun 	} while(0)
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #define DBG(x...)
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #ifdef DEBUG_LOW
61*4882a593Smuzhiyun #define DBG_LOW(x...) do {\
62*4882a593Smuzhiyun 		printk(KERN_DEBUG "low_i2c:" x);	\
63*4882a593Smuzhiyun 	} while(0)
64*4882a593Smuzhiyun #else
65*4882a593Smuzhiyun #define DBG_LOW(x...)
66*4882a593Smuzhiyun #endif
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun static int pmac_i2c_force_poll = 1;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /*
72*4882a593Smuzhiyun  * A bus structure. Each bus in the system has such a structure associated.
73*4882a593Smuzhiyun  */
74*4882a593Smuzhiyun struct pmac_i2c_bus
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct list_head	link;
77*4882a593Smuzhiyun 	struct device_node	*controller;
78*4882a593Smuzhiyun 	struct device_node	*busnode;
79*4882a593Smuzhiyun 	int			type;
80*4882a593Smuzhiyun 	int			flags;
81*4882a593Smuzhiyun 	struct i2c_adapter	adapter;
82*4882a593Smuzhiyun 	void			*hostdata;
83*4882a593Smuzhiyun 	int			channel;	/* some hosts have multiple */
84*4882a593Smuzhiyun 	int			mode;		/* current mode */
85*4882a593Smuzhiyun 	struct mutex		mutex;
86*4882a593Smuzhiyun 	int			opened;
87*4882a593Smuzhiyun 	int			polled;		/* open mode */
88*4882a593Smuzhiyun 	struct platform_device	*platform_dev;
89*4882a593Smuzhiyun 	struct lock_class_key   lock_key;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* ops */
92*4882a593Smuzhiyun 	int (*open)(struct pmac_i2c_bus *bus);
93*4882a593Smuzhiyun 	void (*close)(struct pmac_i2c_bus *bus);
94*4882a593Smuzhiyun 	int (*xfer)(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
95*4882a593Smuzhiyun 		    u32 subaddr, u8 *data, int len);
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static LIST_HEAD(pmac_i2c_busses);
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun /*
101*4882a593Smuzhiyun  * Keywest implementation
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun struct pmac_i2c_host_kw
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct mutex		mutex;		/* Access mutex for use by
107*4882a593Smuzhiyun 						 * i2c-keywest */
108*4882a593Smuzhiyun 	void __iomem		*base;		/* register base address */
109*4882a593Smuzhiyun 	int			bsteps;		/* register stepping */
110*4882a593Smuzhiyun 	int			speed;		/* speed */
111*4882a593Smuzhiyun 	int			irq;
112*4882a593Smuzhiyun 	u8			*data;
113*4882a593Smuzhiyun 	unsigned		len;
114*4882a593Smuzhiyun 	int			state;
115*4882a593Smuzhiyun 	int			rw;
116*4882a593Smuzhiyun 	int			polled;
117*4882a593Smuzhiyun 	int			result;
118*4882a593Smuzhiyun 	struct completion	complete;
119*4882a593Smuzhiyun 	spinlock_t		lock;
120*4882a593Smuzhiyun 	struct timer_list	timeout_timer;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /* Register indices */
124*4882a593Smuzhiyun typedef enum {
125*4882a593Smuzhiyun 	reg_mode = 0,
126*4882a593Smuzhiyun 	reg_control,
127*4882a593Smuzhiyun 	reg_status,
128*4882a593Smuzhiyun 	reg_isr,
129*4882a593Smuzhiyun 	reg_ier,
130*4882a593Smuzhiyun 	reg_addr,
131*4882a593Smuzhiyun 	reg_subaddr,
132*4882a593Smuzhiyun 	reg_data
133*4882a593Smuzhiyun } reg_t;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* The Tumbler audio equalizer can be really slow sometimes */
136*4882a593Smuzhiyun #define KW_POLL_TIMEOUT		(2*HZ)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun /* Mode register */
139*4882a593Smuzhiyun #define KW_I2C_MODE_100KHZ	0x00
140*4882a593Smuzhiyun #define KW_I2C_MODE_50KHZ	0x01
141*4882a593Smuzhiyun #define KW_I2C_MODE_25KHZ	0x02
142*4882a593Smuzhiyun #define KW_I2C_MODE_DUMB	0x00
143*4882a593Smuzhiyun #define KW_I2C_MODE_STANDARD	0x04
144*4882a593Smuzhiyun #define KW_I2C_MODE_STANDARDSUB	0x08
145*4882a593Smuzhiyun #define KW_I2C_MODE_COMBINED	0x0C
146*4882a593Smuzhiyun #define KW_I2C_MODE_MODE_MASK	0x0C
147*4882a593Smuzhiyun #define KW_I2C_MODE_CHAN_MASK	0xF0
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun /* Control register */
150*4882a593Smuzhiyun #define KW_I2C_CTL_AAK		0x01
151*4882a593Smuzhiyun #define KW_I2C_CTL_XADDR	0x02
152*4882a593Smuzhiyun #define KW_I2C_CTL_STOP		0x04
153*4882a593Smuzhiyun #define KW_I2C_CTL_START	0x08
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun /* Status register */
156*4882a593Smuzhiyun #define KW_I2C_STAT_BUSY	0x01
157*4882a593Smuzhiyun #define KW_I2C_STAT_LAST_AAK	0x02
158*4882a593Smuzhiyun #define KW_I2C_STAT_LAST_RW	0x04
159*4882a593Smuzhiyun #define KW_I2C_STAT_SDA		0x08
160*4882a593Smuzhiyun #define KW_I2C_STAT_SCL		0x10
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* IER & ISR registers */
163*4882a593Smuzhiyun #define KW_I2C_IRQ_DATA		0x01
164*4882a593Smuzhiyun #define KW_I2C_IRQ_ADDR		0x02
165*4882a593Smuzhiyun #define KW_I2C_IRQ_STOP		0x04
166*4882a593Smuzhiyun #define KW_I2C_IRQ_START	0x08
167*4882a593Smuzhiyun #define KW_I2C_IRQ_MASK		0x0F
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* State machine states */
170*4882a593Smuzhiyun enum {
171*4882a593Smuzhiyun 	state_idle,
172*4882a593Smuzhiyun 	state_addr,
173*4882a593Smuzhiyun 	state_read,
174*4882a593Smuzhiyun 	state_write,
175*4882a593Smuzhiyun 	state_stop,
176*4882a593Smuzhiyun 	state_dead
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define WRONG_STATE(name) do {\
180*4882a593Smuzhiyun 		printk(KERN_DEBUG "KW: wrong state. Got %s, state: %s " \
181*4882a593Smuzhiyun 		       "(isr: %02x)\n",	\
182*4882a593Smuzhiyun 		       name, __kw_state_names[host->state], isr); \
183*4882a593Smuzhiyun 	} while(0)
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun static const char *__kw_state_names[] = {
186*4882a593Smuzhiyun 	"state_idle",
187*4882a593Smuzhiyun 	"state_addr",
188*4882a593Smuzhiyun 	"state_read",
189*4882a593Smuzhiyun 	"state_write",
190*4882a593Smuzhiyun 	"state_stop",
191*4882a593Smuzhiyun 	"state_dead"
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
__kw_read_reg(struct pmac_i2c_host_kw * host,reg_t reg)194*4882a593Smuzhiyun static inline u8 __kw_read_reg(struct pmac_i2c_host_kw *host, reg_t reg)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	return readb(host->base + (((unsigned int)reg) << host->bsteps));
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun 
__kw_write_reg(struct pmac_i2c_host_kw * host,reg_t reg,u8 val)199*4882a593Smuzhiyun static inline void __kw_write_reg(struct pmac_i2c_host_kw *host,
200*4882a593Smuzhiyun 				  reg_t reg, u8 val)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun 	writeb(val, host->base + (((unsigned)reg) << host->bsteps));
203*4882a593Smuzhiyun 	(void)__kw_read_reg(host, reg_subaddr);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #define kw_write_reg(reg, val)	__kw_write_reg(host, reg, val)
207*4882a593Smuzhiyun #define kw_read_reg(reg)	__kw_read_reg(host, reg)
208*4882a593Smuzhiyun 
kw_i2c_wait_interrupt(struct pmac_i2c_host_kw * host)209*4882a593Smuzhiyun static u8 kw_i2c_wait_interrupt(struct pmac_i2c_host_kw *host)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	int i, j;
212*4882a593Smuzhiyun 	u8 isr;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	for (i = 0; i < 1000; i++) {
215*4882a593Smuzhiyun 		isr = kw_read_reg(reg_isr) & KW_I2C_IRQ_MASK;
216*4882a593Smuzhiyun 		if (isr != 0)
217*4882a593Smuzhiyun 			return isr;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 		/* This code is used with the timebase frozen, we cannot rely
220*4882a593Smuzhiyun 		 * on udelay nor schedule when in polled mode !
221*4882a593Smuzhiyun 		 * For now, just use a bogus loop....
222*4882a593Smuzhiyun 		 */
223*4882a593Smuzhiyun 		if (host->polled) {
224*4882a593Smuzhiyun 			for (j = 1; j < 100000; j++)
225*4882a593Smuzhiyun 				mb();
226*4882a593Smuzhiyun 		} else
227*4882a593Smuzhiyun 			msleep(1);
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	return isr;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
kw_i2c_do_stop(struct pmac_i2c_host_kw * host,int result)232*4882a593Smuzhiyun static void kw_i2c_do_stop(struct pmac_i2c_host_kw *host, int result)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun 	kw_write_reg(reg_control, KW_I2C_CTL_STOP);
235*4882a593Smuzhiyun 	host->state = state_stop;
236*4882a593Smuzhiyun 	host->result = result;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 
kw_i2c_handle_interrupt(struct pmac_i2c_host_kw * host,u8 isr)240*4882a593Smuzhiyun static void kw_i2c_handle_interrupt(struct pmac_i2c_host_kw *host, u8 isr)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	u8 ack;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	DBG_LOW("kw_handle_interrupt(%s, isr: %x)\n",
245*4882a593Smuzhiyun 		__kw_state_names[host->state], isr);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (host->state == state_idle) {
248*4882a593Smuzhiyun 		printk(KERN_WARNING "low_i2c: Keywest got an out of state"
249*4882a593Smuzhiyun 		       " interrupt, ignoring\n");
250*4882a593Smuzhiyun 		kw_write_reg(reg_isr, isr);
251*4882a593Smuzhiyun 		return;
252*4882a593Smuzhiyun 	}
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (isr == 0) {
255*4882a593Smuzhiyun 		printk(KERN_WARNING "low_i2c: Timeout in i2c transfer"
256*4882a593Smuzhiyun 		       " on keywest !\n");
257*4882a593Smuzhiyun 		if (host->state != state_stop) {
258*4882a593Smuzhiyun 			kw_i2c_do_stop(host, -EIO);
259*4882a593Smuzhiyun 			return;
260*4882a593Smuzhiyun 		}
261*4882a593Smuzhiyun 		ack = kw_read_reg(reg_status);
262*4882a593Smuzhiyun 		if (ack & KW_I2C_STAT_BUSY)
263*4882a593Smuzhiyun 			kw_write_reg(reg_status, 0);
264*4882a593Smuzhiyun 		host->state = state_idle;
265*4882a593Smuzhiyun 		kw_write_reg(reg_ier, 0x00);
266*4882a593Smuzhiyun 		if (!host->polled)
267*4882a593Smuzhiyun 			complete(&host->complete);
268*4882a593Smuzhiyun 		return;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	if (isr & KW_I2C_IRQ_ADDR) {
272*4882a593Smuzhiyun 		ack = kw_read_reg(reg_status);
273*4882a593Smuzhiyun 		if (host->state != state_addr) {
274*4882a593Smuzhiyun 			WRONG_STATE("KW_I2C_IRQ_ADDR");
275*4882a593Smuzhiyun 			kw_i2c_do_stop(host, -EIO);
276*4882a593Smuzhiyun 		}
277*4882a593Smuzhiyun 		if ((ack & KW_I2C_STAT_LAST_AAK) == 0) {
278*4882a593Smuzhiyun 			host->result = -ENXIO;
279*4882a593Smuzhiyun 			host->state = state_stop;
280*4882a593Smuzhiyun 			DBG_LOW("KW: NAK on address\n");
281*4882a593Smuzhiyun 		} else {
282*4882a593Smuzhiyun 			if (host->len == 0)
283*4882a593Smuzhiyun 				kw_i2c_do_stop(host, 0);
284*4882a593Smuzhiyun 			else if (host->rw) {
285*4882a593Smuzhiyun 				host->state = state_read;
286*4882a593Smuzhiyun 				if (host->len > 1)
287*4882a593Smuzhiyun 					kw_write_reg(reg_control,
288*4882a593Smuzhiyun 						     KW_I2C_CTL_AAK);
289*4882a593Smuzhiyun 			} else {
290*4882a593Smuzhiyun 				host->state = state_write;
291*4882a593Smuzhiyun 				kw_write_reg(reg_data, *(host->data++));
292*4882a593Smuzhiyun 				host->len--;
293*4882a593Smuzhiyun 			}
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 		kw_write_reg(reg_isr, KW_I2C_IRQ_ADDR);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (isr & KW_I2C_IRQ_DATA) {
299*4882a593Smuzhiyun 		if (host->state == state_read) {
300*4882a593Smuzhiyun 			*(host->data++) = kw_read_reg(reg_data);
301*4882a593Smuzhiyun 			host->len--;
302*4882a593Smuzhiyun 			kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
303*4882a593Smuzhiyun 			if (host->len == 0)
304*4882a593Smuzhiyun 				host->state = state_stop;
305*4882a593Smuzhiyun 			else if (host->len == 1)
306*4882a593Smuzhiyun 				kw_write_reg(reg_control, 0);
307*4882a593Smuzhiyun 		} else if (host->state == state_write) {
308*4882a593Smuzhiyun 			ack = kw_read_reg(reg_status);
309*4882a593Smuzhiyun 			if ((ack & KW_I2C_STAT_LAST_AAK) == 0) {
310*4882a593Smuzhiyun 				DBG_LOW("KW: nack on data write\n");
311*4882a593Smuzhiyun 				host->result = -EFBIG;
312*4882a593Smuzhiyun 				host->state = state_stop;
313*4882a593Smuzhiyun 			} else if (host->len) {
314*4882a593Smuzhiyun 				kw_write_reg(reg_data, *(host->data++));
315*4882a593Smuzhiyun 				host->len--;
316*4882a593Smuzhiyun 			} else
317*4882a593Smuzhiyun 				kw_i2c_do_stop(host, 0);
318*4882a593Smuzhiyun 		} else {
319*4882a593Smuzhiyun 			WRONG_STATE("KW_I2C_IRQ_DATA");
320*4882a593Smuzhiyun 			if (host->state != state_stop)
321*4882a593Smuzhiyun 				kw_i2c_do_stop(host, -EIO);
322*4882a593Smuzhiyun 		}
323*4882a593Smuzhiyun 		kw_write_reg(reg_isr, KW_I2C_IRQ_DATA);
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (isr & KW_I2C_IRQ_STOP) {
327*4882a593Smuzhiyun 		kw_write_reg(reg_isr, KW_I2C_IRQ_STOP);
328*4882a593Smuzhiyun 		if (host->state != state_stop) {
329*4882a593Smuzhiyun 			WRONG_STATE("KW_I2C_IRQ_STOP");
330*4882a593Smuzhiyun 			host->result = -EIO;
331*4882a593Smuzhiyun 		}
332*4882a593Smuzhiyun 		host->state = state_idle;
333*4882a593Smuzhiyun 		if (!host->polled)
334*4882a593Smuzhiyun 			complete(&host->complete);
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* Below should only happen in manual mode which we don't use ... */
338*4882a593Smuzhiyun 	if (isr & KW_I2C_IRQ_START)
339*4882a593Smuzhiyun 		kw_write_reg(reg_isr, KW_I2C_IRQ_START);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /* Interrupt handler */
kw_i2c_irq(int irq,void * dev_id)344*4882a593Smuzhiyun static irqreturn_t kw_i2c_irq(int irq, void *dev_id)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun 	struct pmac_i2c_host_kw *host = dev_id;
347*4882a593Smuzhiyun 	unsigned long flags;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
350*4882a593Smuzhiyun 	del_timer(&host->timeout_timer);
351*4882a593Smuzhiyun 	kw_i2c_handle_interrupt(host, kw_read_reg(reg_isr));
352*4882a593Smuzhiyun 	if (host->state != state_idle) {
353*4882a593Smuzhiyun 		host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
354*4882a593Smuzhiyun 		add_timer(&host->timeout_timer);
355*4882a593Smuzhiyun 	}
356*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
357*4882a593Smuzhiyun 	return IRQ_HANDLED;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
kw_i2c_timeout(struct timer_list * t)360*4882a593Smuzhiyun static void kw_i2c_timeout(struct timer_list *t)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct pmac_i2c_host_kw *host = from_timer(host, t, timeout_timer);
363*4882a593Smuzhiyun 	unsigned long flags;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	spin_lock_irqsave(&host->lock, flags);
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	/*
368*4882a593Smuzhiyun 	 * If the timer is pending, that means we raced with the
369*4882a593Smuzhiyun 	 * irq, in which case we just return
370*4882a593Smuzhiyun 	 */
371*4882a593Smuzhiyun 	if (timer_pending(&host->timeout_timer))
372*4882a593Smuzhiyun 		goto skip;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	kw_i2c_handle_interrupt(host, kw_read_reg(reg_isr));
375*4882a593Smuzhiyun 	if (host->state != state_idle) {
376*4882a593Smuzhiyun 		host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
377*4882a593Smuzhiyun 		add_timer(&host->timeout_timer);
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun  skip:
380*4882a593Smuzhiyun 	spin_unlock_irqrestore(&host->lock, flags);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
kw_i2c_open(struct pmac_i2c_bus * bus)383*4882a593Smuzhiyun static int kw_i2c_open(struct pmac_i2c_bus *bus)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun 	struct pmac_i2c_host_kw *host = bus->hostdata;
386*4882a593Smuzhiyun 	mutex_lock(&host->mutex);
387*4882a593Smuzhiyun 	return 0;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
kw_i2c_close(struct pmac_i2c_bus * bus)390*4882a593Smuzhiyun static void kw_i2c_close(struct pmac_i2c_bus *bus)
391*4882a593Smuzhiyun {
392*4882a593Smuzhiyun 	struct pmac_i2c_host_kw *host = bus->hostdata;
393*4882a593Smuzhiyun 	mutex_unlock(&host->mutex);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun 
kw_i2c_xfer(struct pmac_i2c_bus * bus,u8 addrdir,int subsize,u32 subaddr,u8 * data,int len)396*4882a593Smuzhiyun static int kw_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
397*4882a593Smuzhiyun 		       u32 subaddr, u8 *data, int len)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct pmac_i2c_host_kw *host = bus->hostdata;
400*4882a593Smuzhiyun 	u8 mode_reg = host->speed;
401*4882a593Smuzhiyun 	int use_irq = host->irq && !bus->polled;
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	/* Setup mode & subaddress if any */
404*4882a593Smuzhiyun 	switch(bus->mode) {
405*4882a593Smuzhiyun 	case pmac_i2c_mode_dumb:
406*4882a593Smuzhiyun 		return -EINVAL;
407*4882a593Smuzhiyun 	case pmac_i2c_mode_std:
408*4882a593Smuzhiyun 		mode_reg |= KW_I2C_MODE_STANDARD;
409*4882a593Smuzhiyun 		if (subsize != 0)
410*4882a593Smuzhiyun 			return -EINVAL;
411*4882a593Smuzhiyun 		break;
412*4882a593Smuzhiyun 	case pmac_i2c_mode_stdsub:
413*4882a593Smuzhiyun 		mode_reg |= KW_I2C_MODE_STANDARDSUB;
414*4882a593Smuzhiyun 		if (subsize != 1)
415*4882a593Smuzhiyun 			return -EINVAL;
416*4882a593Smuzhiyun 		break;
417*4882a593Smuzhiyun 	case pmac_i2c_mode_combined:
418*4882a593Smuzhiyun 		mode_reg |= KW_I2C_MODE_COMBINED;
419*4882a593Smuzhiyun 		if (subsize != 1)
420*4882a593Smuzhiyun 			return -EINVAL;
421*4882a593Smuzhiyun 		break;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 	/* Setup channel & clear pending irqs */
425*4882a593Smuzhiyun 	kw_write_reg(reg_isr, kw_read_reg(reg_isr));
426*4882a593Smuzhiyun 	kw_write_reg(reg_mode, mode_reg | (bus->channel << 4));
427*4882a593Smuzhiyun 	kw_write_reg(reg_status, 0);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	/* Set up address and r/w bit, strip possible stale bus number from
430*4882a593Smuzhiyun 	 * address top bits
431*4882a593Smuzhiyun 	 */
432*4882a593Smuzhiyun 	kw_write_reg(reg_addr, addrdir & 0xff);
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* Set up the sub address */
435*4882a593Smuzhiyun 	if ((mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_STANDARDSUB
436*4882a593Smuzhiyun 	    || (mode_reg & KW_I2C_MODE_MODE_MASK) == KW_I2C_MODE_COMBINED)
437*4882a593Smuzhiyun 		kw_write_reg(reg_subaddr, subaddr);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	/* Prepare for async operations */
440*4882a593Smuzhiyun 	host->data = data;
441*4882a593Smuzhiyun 	host->len = len;
442*4882a593Smuzhiyun 	host->state = state_addr;
443*4882a593Smuzhiyun 	host->result = 0;
444*4882a593Smuzhiyun 	host->rw = (addrdir & 1);
445*4882a593Smuzhiyun 	host->polled = bus->polled;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* Enable interrupt if not using polled mode and interrupt is
448*4882a593Smuzhiyun 	 * available
449*4882a593Smuzhiyun 	 */
450*4882a593Smuzhiyun 	if (use_irq) {
451*4882a593Smuzhiyun 		/* Clear completion */
452*4882a593Smuzhiyun 		reinit_completion(&host->complete);
453*4882a593Smuzhiyun 		/* Ack stale interrupts */
454*4882a593Smuzhiyun 		kw_write_reg(reg_isr, kw_read_reg(reg_isr));
455*4882a593Smuzhiyun 		/* Arm timeout */
456*4882a593Smuzhiyun 		host->timeout_timer.expires = jiffies + KW_POLL_TIMEOUT;
457*4882a593Smuzhiyun 		add_timer(&host->timeout_timer);
458*4882a593Smuzhiyun 		/* Enable emission */
459*4882a593Smuzhiyun 		kw_write_reg(reg_ier, KW_I2C_IRQ_MASK);
460*4882a593Smuzhiyun 	}
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	/* Start sending address */
463*4882a593Smuzhiyun 	kw_write_reg(reg_control, KW_I2C_CTL_XADDR);
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	/* Wait for completion */
466*4882a593Smuzhiyun 	if (use_irq)
467*4882a593Smuzhiyun 		wait_for_completion(&host->complete);
468*4882a593Smuzhiyun 	else {
469*4882a593Smuzhiyun 		while(host->state != state_idle) {
470*4882a593Smuzhiyun 			unsigned long flags;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 			u8 isr = kw_i2c_wait_interrupt(host);
473*4882a593Smuzhiyun 			spin_lock_irqsave(&host->lock, flags);
474*4882a593Smuzhiyun 			kw_i2c_handle_interrupt(host, isr);
475*4882a593Smuzhiyun 			spin_unlock_irqrestore(&host->lock, flags);
476*4882a593Smuzhiyun 		}
477*4882a593Smuzhiyun 	}
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun 	/* Disable emission */
480*4882a593Smuzhiyun 	kw_write_reg(reg_ier, 0);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	return host->result;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
kw_i2c_host_init(struct device_node * np)485*4882a593Smuzhiyun static struct pmac_i2c_host_kw *__init kw_i2c_host_init(struct device_node *np)
486*4882a593Smuzhiyun {
487*4882a593Smuzhiyun 	struct pmac_i2c_host_kw *host;
488*4882a593Smuzhiyun 	const u32		*psteps, *prate, *addrp;
489*4882a593Smuzhiyun 	u32			steps;
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	host = kzalloc(sizeof(*host), GFP_KERNEL);
492*4882a593Smuzhiyun 	if (host == NULL) {
493*4882a593Smuzhiyun 		printk(KERN_ERR "low_i2c: Can't allocate host for %pOF\n",
494*4882a593Smuzhiyun 		       np);
495*4882a593Smuzhiyun 		return NULL;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun 	/* Apple is kind enough to provide a valid AAPL,address property
499*4882a593Smuzhiyun 	 * on all i2c keywest nodes so far ... we would have to fallback
500*4882a593Smuzhiyun 	 * to macio parsing if that wasn't the case
501*4882a593Smuzhiyun 	 */
502*4882a593Smuzhiyun 	addrp = of_get_property(np, "AAPL,address", NULL);
503*4882a593Smuzhiyun 	if (addrp == NULL) {
504*4882a593Smuzhiyun 		printk(KERN_ERR "low_i2c: Can't find address for %pOF\n",
505*4882a593Smuzhiyun 		       np);
506*4882a593Smuzhiyun 		kfree(host);
507*4882a593Smuzhiyun 		return NULL;
508*4882a593Smuzhiyun 	}
509*4882a593Smuzhiyun 	mutex_init(&host->mutex);
510*4882a593Smuzhiyun 	init_completion(&host->complete);
511*4882a593Smuzhiyun 	spin_lock_init(&host->lock);
512*4882a593Smuzhiyun 	timer_setup(&host->timeout_timer, kw_i2c_timeout, 0);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	psteps = of_get_property(np, "AAPL,address-step", NULL);
515*4882a593Smuzhiyun 	steps = psteps ? (*psteps) : 0x10;
516*4882a593Smuzhiyun 	for (host->bsteps = 0; (steps & 0x01) == 0; host->bsteps++)
517*4882a593Smuzhiyun 		steps >>= 1;
518*4882a593Smuzhiyun 	/* Select interface rate */
519*4882a593Smuzhiyun 	host->speed = KW_I2C_MODE_25KHZ;
520*4882a593Smuzhiyun 	prate = of_get_property(np, "AAPL,i2c-rate", NULL);
521*4882a593Smuzhiyun 	if (prate) switch(*prate) {
522*4882a593Smuzhiyun 	case 100:
523*4882a593Smuzhiyun 		host->speed = KW_I2C_MODE_100KHZ;
524*4882a593Smuzhiyun 		break;
525*4882a593Smuzhiyun 	case 50:
526*4882a593Smuzhiyun 		host->speed = KW_I2C_MODE_50KHZ;
527*4882a593Smuzhiyun 		break;
528*4882a593Smuzhiyun 	case 25:
529*4882a593Smuzhiyun 		host->speed = KW_I2C_MODE_25KHZ;
530*4882a593Smuzhiyun 		break;
531*4882a593Smuzhiyun 	}
532*4882a593Smuzhiyun 	host->irq = irq_of_parse_and_map(np, 0);
533*4882a593Smuzhiyun 	if (!host->irq)
534*4882a593Smuzhiyun 		printk(KERN_WARNING
535*4882a593Smuzhiyun 		       "low_i2c: Failed to map interrupt for %pOF\n",
536*4882a593Smuzhiyun 		       np);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	host->base = ioremap((*addrp), 0x1000);
539*4882a593Smuzhiyun 	if (host->base == NULL) {
540*4882a593Smuzhiyun 		printk(KERN_ERR "low_i2c: Can't map registers for %pOF\n",
541*4882a593Smuzhiyun 		       np);
542*4882a593Smuzhiyun 		kfree(host);
543*4882a593Smuzhiyun 		return NULL;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Make sure IRQ is disabled */
547*4882a593Smuzhiyun 	kw_write_reg(reg_ier, 0);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Request chip interrupt. We set IRQF_NO_SUSPEND because we don't
550*4882a593Smuzhiyun 	 * want that interrupt disabled between the 2 passes of driver
551*4882a593Smuzhiyun 	 * suspend or we'll have issues running the pfuncs
552*4882a593Smuzhiyun 	 */
553*4882a593Smuzhiyun 	if (request_irq(host->irq, kw_i2c_irq, IRQF_NO_SUSPEND,
554*4882a593Smuzhiyun 			"keywest i2c", host))
555*4882a593Smuzhiyun 		host->irq = 0;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	printk(KERN_INFO "KeyWest i2c @0x%08x irq %d %pOF\n",
558*4882a593Smuzhiyun 	       *addrp, host->irq, np);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun 	return host;
561*4882a593Smuzhiyun }
562*4882a593Smuzhiyun 
563*4882a593Smuzhiyun 
kw_i2c_add(struct pmac_i2c_host_kw * host,struct device_node * controller,struct device_node * busnode,int channel)564*4882a593Smuzhiyun static void __init kw_i2c_add(struct pmac_i2c_host_kw *host,
565*4882a593Smuzhiyun 			      struct device_node *controller,
566*4882a593Smuzhiyun 			      struct device_node *busnode,
567*4882a593Smuzhiyun 			      int channel)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	bus = kzalloc(sizeof(struct pmac_i2c_bus), GFP_KERNEL);
572*4882a593Smuzhiyun 	if (bus == NULL)
573*4882a593Smuzhiyun 		return;
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun 	bus->controller = of_node_get(controller);
576*4882a593Smuzhiyun 	bus->busnode = of_node_get(busnode);
577*4882a593Smuzhiyun 	bus->type = pmac_i2c_bus_keywest;
578*4882a593Smuzhiyun 	bus->hostdata = host;
579*4882a593Smuzhiyun 	bus->channel = channel;
580*4882a593Smuzhiyun 	bus->mode = pmac_i2c_mode_std;
581*4882a593Smuzhiyun 	bus->open = kw_i2c_open;
582*4882a593Smuzhiyun 	bus->close = kw_i2c_close;
583*4882a593Smuzhiyun 	bus->xfer = kw_i2c_xfer;
584*4882a593Smuzhiyun 	mutex_init(&bus->mutex);
585*4882a593Smuzhiyun 	lockdep_register_key(&bus->lock_key);
586*4882a593Smuzhiyun 	lockdep_set_class(&bus->mutex, &bus->lock_key);
587*4882a593Smuzhiyun 	if (controller == busnode)
588*4882a593Smuzhiyun 		bus->flags = pmac_i2c_multibus;
589*4882a593Smuzhiyun 	list_add(&bus->link, &pmac_i2c_busses);
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun 	printk(KERN_INFO " channel %d bus %s\n", channel,
592*4882a593Smuzhiyun 	       (controller == busnode) ? "<multibus>" : busnode->full_name);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun 
kw_i2c_probe(void)595*4882a593Smuzhiyun static void __init kw_i2c_probe(void)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	struct device_node *np, *child, *parent;
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 	/* Probe keywest-i2c busses */
600*4882a593Smuzhiyun 	for_each_compatible_node(np, "i2c","keywest-i2c") {
601*4882a593Smuzhiyun 		struct pmac_i2c_host_kw *host;
602*4882a593Smuzhiyun 		int multibus;
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 		/* Found one, init a host structure */
605*4882a593Smuzhiyun 		host = kw_i2c_host_init(np);
606*4882a593Smuzhiyun 		if (host == NULL)
607*4882a593Smuzhiyun 			continue;
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 		/* Now check if we have a multibus setup (old style) or if we
610*4882a593Smuzhiyun 		 * have proper bus nodes. Note that the "new" way (proper bus
611*4882a593Smuzhiyun 		 * nodes) might cause us to not create some busses that are
612*4882a593Smuzhiyun 		 * kept hidden in the device-tree. In the future, we might
613*4882a593Smuzhiyun 		 * want to work around that by creating busses without a node
614*4882a593Smuzhiyun 		 * but not for now
615*4882a593Smuzhiyun 		 */
616*4882a593Smuzhiyun 		child = of_get_next_child(np, NULL);
617*4882a593Smuzhiyun 		multibus = !of_node_name_eq(child, "i2c-bus");
618*4882a593Smuzhiyun 		of_node_put(child);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 		/* For a multibus setup, we get the bus count based on the
621*4882a593Smuzhiyun 		 * parent type
622*4882a593Smuzhiyun 		 */
623*4882a593Smuzhiyun 		if (multibus) {
624*4882a593Smuzhiyun 			int chans, i;
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 			parent = of_get_parent(np);
627*4882a593Smuzhiyun 			if (parent == NULL)
628*4882a593Smuzhiyun 				continue;
629*4882a593Smuzhiyun 			chans = parent->name[0] == 'u' ? 2 : 1;
630*4882a593Smuzhiyun 			for (i = 0; i < chans; i++)
631*4882a593Smuzhiyun 				kw_i2c_add(host, np, np, i);
632*4882a593Smuzhiyun 		} else {
633*4882a593Smuzhiyun 			for_each_child_of_node(np, child) {
634*4882a593Smuzhiyun 				const u32 *reg = of_get_property(child,
635*4882a593Smuzhiyun 						"reg", NULL);
636*4882a593Smuzhiyun 				if (reg == NULL)
637*4882a593Smuzhiyun 					continue;
638*4882a593Smuzhiyun 				kw_i2c_add(host, np, child, *reg);
639*4882a593Smuzhiyun 			}
640*4882a593Smuzhiyun 		}
641*4882a593Smuzhiyun 	}
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun /*
646*4882a593Smuzhiyun  *
647*4882a593Smuzhiyun  * PMU implementation
648*4882a593Smuzhiyun  *
649*4882a593Smuzhiyun  */
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun /*
654*4882a593Smuzhiyun  * i2c command block to the PMU
655*4882a593Smuzhiyun  */
656*4882a593Smuzhiyun struct pmu_i2c_hdr {
657*4882a593Smuzhiyun 	u8	bus;
658*4882a593Smuzhiyun 	u8	mode;
659*4882a593Smuzhiyun 	u8	bus2;
660*4882a593Smuzhiyun 	u8	address;
661*4882a593Smuzhiyun 	u8	sub_addr;
662*4882a593Smuzhiyun 	u8	comb_addr;
663*4882a593Smuzhiyun 	u8	count;
664*4882a593Smuzhiyun 	u8	data[];
665*4882a593Smuzhiyun };
666*4882a593Smuzhiyun 
pmu_i2c_complete(struct adb_request * req)667*4882a593Smuzhiyun static void pmu_i2c_complete(struct adb_request *req)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	complete(req->arg);
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun 
pmu_i2c_xfer(struct pmac_i2c_bus * bus,u8 addrdir,int subsize,u32 subaddr,u8 * data,int len)672*4882a593Smuzhiyun static int pmu_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
673*4882a593Smuzhiyun 			u32 subaddr, u8 *data, int len)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun 	struct adb_request *req = bus->hostdata;
676*4882a593Smuzhiyun 	struct pmu_i2c_hdr *hdr = (struct pmu_i2c_hdr *)&req->data[1];
677*4882a593Smuzhiyun 	struct completion comp;
678*4882a593Smuzhiyun 	int read = addrdir & 1;
679*4882a593Smuzhiyun 	int retry;
680*4882a593Smuzhiyun 	int rc = 0;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	/* For now, limit ourselves to 16 bytes transfers */
683*4882a593Smuzhiyun 	if (len > 16)
684*4882a593Smuzhiyun 		return -EINVAL;
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun 	init_completion(&comp);
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	for (retry = 0; retry < 16; retry++) {
689*4882a593Smuzhiyun 		memset(req, 0, sizeof(struct adb_request));
690*4882a593Smuzhiyun 		hdr->bus = bus->channel;
691*4882a593Smuzhiyun 		hdr->count = len;
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun 		switch(bus->mode) {
694*4882a593Smuzhiyun 		case pmac_i2c_mode_std:
695*4882a593Smuzhiyun 			if (subsize != 0)
696*4882a593Smuzhiyun 				return -EINVAL;
697*4882a593Smuzhiyun 			hdr->address = addrdir;
698*4882a593Smuzhiyun 			hdr->mode = PMU_I2C_MODE_SIMPLE;
699*4882a593Smuzhiyun 			break;
700*4882a593Smuzhiyun 		case pmac_i2c_mode_stdsub:
701*4882a593Smuzhiyun 		case pmac_i2c_mode_combined:
702*4882a593Smuzhiyun 			if (subsize != 1)
703*4882a593Smuzhiyun 				return -EINVAL;
704*4882a593Smuzhiyun 			hdr->address = addrdir & 0xfe;
705*4882a593Smuzhiyun 			hdr->comb_addr = addrdir;
706*4882a593Smuzhiyun 			hdr->sub_addr = subaddr;
707*4882a593Smuzhiyun 			if (bus->mode == pmac_i2c_mode_stdsub)
708*4882a593Smuzhiyun 				hdr->mode = PMU_I2C_MODE_STDSUB;
709*4882a593Smuzhiyun 			else
710*4882a593Smuzhiyun 				hdr->mode = PMU_I2C_MODE_COMBINED;
711*4882a593Smuzhiyun 			break;
712*4882a593Smuzhiyun 		default:
713*4882a593Smuzhiyun 			return -EINVAL;
714*4882a593Smuzhiyun 		}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 		reinit_completion(&comp);
717*4882a593Smuzhiyun 		req->data[0] = PMU_I2C_CMD;
718*4882a593Smuzhiyun 		req->reply[0] = 0xff;
719*4882a593Smuzhiyun 		req->nbytes = sizeof(struct pmu_i2c_hdr) + 1;
720*4882a593Smuzhiyun 		req->done = pmu_i2c_complete;
721*4882a593Smuzhiyun 		req->arg = &comp;
722*4882a593Smuzhiyun 		if (!read && len) {
723*4882a593Smuzhiyun 			memcpy(hdr->data, data, len);
724*4882a593Smuzhiyun 			req->nbytes += len;
725*4882a593Smuzhiyun 		}
726*4882a593Smuzhiyun 		rc = pmu_queue_request(req);
727*4882a593Smuzhiyun 		if (rc)
728*4882a593Smuzhiyun 			return rc;
729*4882a593Smuzhiyun 		wait_for_completion(&comp);
730*4882a593Smuzhiyun 		if (req->reply[0] == PMU_I2C_STATUS_OK)
731*4882a593Smuzhiyun 			break;
732*4882a593Smuzhiyun 		msleep(15);
733*4882a593Smuzhiyun 	}
734*4882a593Smuzhiyun 	if (req->reply[0] != PMU_I2C_STATUS_OK)
735*4882a593Smuzhiyun 		return -EIO;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	for (retry = 0; retry < 16; retry++) {
738*4882a593Smuzhiyun 		memset(req, 0, sizeof(struct adb_request));
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 		/* I know that looks like a lot, slow as hell, but darwin
741*4882a593Smuzhiyun 		 * does it so let's be on the safe side for now
742*4882a593Smuzhiyun 		 */
743*4882a593Smuzhiyun 		msleep(15);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		hdr->bus = PMU_I2C_BUS_STATUS;
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 		reinit_completion(&comp);
748*4882a593Smuzhiyun 		req->data[0] = PMU_I2C_CMD;
749*4882a593Smuzhiyun 		req->reply[0] = 0xff;
750*4882a593Smuzhiyun 		req->nbytes = 2;
751*4882a593Smuzhiyun 		req->done = pmu_i2c_complete;
752*4882a593Smuzhiyun 		req->arg = &comp;
753*4882a593Smuzhiyun 		rc = pmu_queue_request(req);
754*4882a593Smuzhiyun 		if (rc)
755*4882a593Smuzhiyun 			return rc;
756*4882a593Smuzhiyun 		wait_for_completion(&comp);
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 		if (req->reply[0] == PMU_I2C_STATUS_OK && !read)
759*4882a593Smuzhiyun 			return 0;
760*4882a593Smuzhiyun 		if (req->reply[0] == PMU_I2C_STATUS_DATAREAD && read) {
761*4882a593Smuzhiyun 			int rlen = req->reply_len - 1;
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 			if (rlen != len) {
764*4882a593Smuzhiyun 				printk(KERN_WARNING "low_i2c: PMU returned %d"
765*4882a593Smuzhiyun 				       " bytes, expected %d !\n", rlen, len);
766*4882a593Smuzhiyun 				return -EIO;
767*4882a593Smuzhiyun 			}
768*4882a593Smuzhiyun 			if (len)
769*4882a593Smuzhiyun 				memcpy(data, &req->reply[1], len);
770*4882a593Smuzhiyun 			return 0;
771*4882a593Smuzhiyun 		}
772*4882a593Smuzhiyun 	}
773*4882a593Smuzhiyun 	return -EIO;
774*4882a593Smuzhiyun }
775*4882a593Smuzhiyun 
pmu_i2c_probe(void)776*4882a593Smuzhiyun static void __init pmu_i2c_probe(void)
777*4882a593Smuzhiyun {
778*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
779*4882a593Smuzhiyun 	struct device_node *busnode;
780*4882a593Smuzhiyun 	int channel, sz;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	if (!pmu_present())
783*4882a593Smuzhiyun 		return;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun 	/* There might or might not be a "pmu-i2c" node, we use that
786*4882a593Smuzhiyun 	 * or via-pmu itself, whatever we find. I haven't seen a machine
787*4882a593Smuzhiyun 	 * with separate bus nodes, so we assume a multibus setup
788*4882a593Smuzhiyun 	 */
789*4882a593Smuzhiyun 	busnode = of_find_node_by_name(NULL, "pmu-i2c");
790*4882a593Smuzhiyun 	if (busnode == NULL)
791*4882a593Smuzhiyun 		busnode = of_find_node_by_name(NULL, "via-pmu");
792*4882a593Smuzhiyun 	if (busnode == NULL)
793*4882a593Smuzhiyun 		return;
794*4882a593Smuzhiyun 
795*4882a593Smuzhiyun 	printk(KERN_INFO "PMU i2c %pOF\n", busnode);
796*4882a593Smuzhiyun 
797*4882a593Smuzhiyun 	/*
798*4882a593Smuzhiyun 	 * We add bus 1 and 2 only for now, bus 0 is "special"
799*4882a593Smuzhiyun 	 */
800*4882a593Smuzhiyun 	for (channel = 1; channel <= 2; channel++) {
801*4882a593Smuzhiyun 		sz = sizeof(struct pmac_i2c_bus) + sizeof(struct adb_request);
802*4882a593Smuzhiyun 		bus = kzalloc(sz, GFP_KERNEL);
803*4882a593Smuzhiyun 		if (bus == NULL)
804*4882a593Smuzhiyun 			return;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 		bus->controller = busnode;
807*4882a593Smuzhiyun 		bus->busnode = busnode;
808*4882a593Smuzhiyun 		bus->type = pmac_i2c_bus_pmu;
809*4882a593Smuzhiyun 		bus->channel = channel;
810*4882a593Smuzhiyun 		bus->mode = pmac_i2c_mode_std;
811*4882a593Smuzhiyun 		bus->hostdata = bus + 1;
812*4882a593Smuzhiyun 		bus->xfer = pmu_i2c_xfer;
813*4882a593Smuzhiyun 		mutex_init(&bus->mutex);
814*4882a593Smuzhiyun 		lockdep_register_key(&bus->lock_key);
815*4882a593Smuzhiyun 		lockdep_set_class(&bus->mutex, &bus->lock_key);
816*4882a593Smuzhiyun 		bus->flags = pmac_i2c_multibus;
817*4882a593Smuzhiyun 		list_add(&bus->link, &pmac_i2c_busses);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 		printk(KERN_INFO " channel %d bus <multibus>\n", channel);
820*4882a593Smuzhiyun 	}
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun 
823*4882a593Smuzhiyun #endif /* CONFIG_ADB_PMU */
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun /*
827*4882a593Smuzhiyun  *
828*4882a593Smuzhiyun  * SMU implementation
829*4882a593Smuzhiyun  *
830*4882a593Smuzhiyun  */
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun #ifdef CONFIG_PMAC_SMU
833*4882a593Smuzhiyun 
smu_i2c_complete(struct smu_i2c_cmd * cmd,void * misc)834*4882a593Smuzhiyun static void smu_i2c_complete(struct smu_i2c_cmd *cmd, void *misc)
835*4882a593Smuzhiyun {
836*4882a593Smuzhiyun 	complete(misc);
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun 
smu_i2c_xfer(struct pmac_i2c_bus * bus,u8 addrdir,int subsize,u32 subaddr,u8 * data,int len)839*4882a593Smuzhiyun static int smu_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
840*4882a593Smuzhiyun 			u32 subaddr, u8 *data, int len)
841*4882a593Smuzhiyun {
842*4882a593Smuzhiyun 	struct smu_i2c_cmd *cmd = bus->hostdata;
843*4882a593Smuzhiyun 	struct completion comp;
844*4882a593Smuzhiyun 	int read = addrdir & 1;
845*4882a593Smuzhiyun 	int rc = 0;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	if ((read && len > SMU_I2C_READ_MAX) ||
848*4882a593Smuzhiyun 	    ((!read) && len > SMU_I2C_WRITE_MAX))
849*4882a593Smuzhiyun 		return -EINVAL;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	memset(cmd, 0, sizeof(struct smu_i2c_cmd));
852*4882a593Smuzhiyun 	cmd->info.bus = bus->channel;
853*4882a593Smuzhiyun 	cmd->info.devaddr = addrdir;
854*4882a593Smuzhiyun 	cmd->info.datalen = len;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun 	switch(bus->mode) {
857*4882a593Smuzhiyun 	case pmac_i2c_mode_std:
858*4882a593Smuzhiyun 		if (subsize != 0)
859*4882a593Smuzhiyun 			return -EINVAL;
860*4882a593Smuzhiyun 		cmd->info.type = SMU_I2C_TRANSFER_SIMPLE;
861*4882a593Smuzhiyun 		break;
862*4882a593Smuzhiyun 	case pmac_i2c_mode_stdsub:
863*4882a593Smuzhiyun 	case pmac_i2c_mode_combined:
864*4882a593Smuzhiyun 		if (subsize > 3 || subsize < 1)
865*4882a593Smuzhiyun 			return -EINVAL;
866*4882a593Smuzhiyun 		cmd->info.sublen = subsize;
867*4882a593Smuzhiyun 		/* that's big-endian only but heh ! */
868*4882a593Smuzhiyun 		memcpy(&cmd->info.subaddr, ((char *)&subaddr) + (4 - subsize),
869*4882a593Smuzhiyun 		       subsize);
870*4882a593Smuzhiyun 		if (bus->mode == pmac_i2c_mode_stdsub)
871*4882a593Smuzhiyun 			cmd->info.type = SMU_I2C_TRANSFER_STDSUB;
872*4882a593Smuzhiyun 		else
873*4882a593Smuzhiyun 			cmd->info.type = SMU_I2C_TRANSFER_COMBINED;
874*4882a593Smuzhiyun 		break;
875*4882a593Smuzhiyun 	default:
876*4882a593Smuzhiyun 		return -EINVAL;
877*4882a593Smuzhiyun 	}
878*4882a593Smuzhiyun 	if (!read && len)
879*4882a593Smuzhiyun 		memcpy(cmd->info.data, data, len);
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	init_completion(&comp);
882*4882a593Smuzhiyun 	cmd->done = smu_i2c_complete;
883*4882a593Smuzhiyun 	cmd->misc = &comp;
884*4882a593Smuzhiyun 	rc = smu_queue_i2c(cmd);
885*4882a593Smuzhiyun 	if (rc < 0)
886*4882a593Smuzhiyun 		return rc;
887*4882a593Smuzhiyun 	wait_for_completion(&comp);
888*4882a593Smuzhiyun 	rc = cmd->status;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	if (read && len)
891*4882a593Smuzhiyun 		memcpy(data, cmd->info.data, len);
892*4882a593Smuzhiyun 	return rc < 0 ? rc : 0;
893*4882a593Smuzhiyun }
894*4882a593Smuzhiyun 
smu_i2c_probe(void)895*4882a593Smuzhiyun static void __init smu_i2c_probe(void)
896*4882a593Smuzhiyun {
897*4882a593Smuzhiyun 	struct device_node *controller, *busnode;
898*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
899*4882a593Smuzhiyun 	const u32 *reg;
900*4882a593Smuzhiyun 	int sz;
901*4882a593Smuzhiyun 
902*4882a593Smuzhiyun 	if (!smu_present())
903*4882a593Smuzhiyun 		return;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	controller = of_find_node_by_name(NULL, "smu-i2c-control");
906*4882a593Smuzhiyun 	if (controller == NULL)
907*4882a593Smuzhiyun 		controller = of_find_node_by_name(NULL, "smu");
908*4882a593Smuzhiyun 	if (controller == NULL)
909*4882a593Smuzhiyun 		return;
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 	printk(KERN_INFO "SMU i2c %pOF\n", controller);
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 	/* Look for childs, note that they might not be of the right
914*4882a593Smuzhiyun 	 * type as older device trees mix i2c busses and other things
915*4882a593Smuzhiyun 	 * at the same level
916*4882a593Smuzhiyun 	 */
917*4882a593Smuzhiyun 	for_each_child_of_node(controller, busnode) {
918*4882a593Smuzhiyun 		if (!of_node_is_type(busnode, "i2c") &&
919*4882a593Smuzhiyun 		    !of_node_is_type(busnode, "i2c-bus"))
920*4882a593Smuzhiyun 			continue;
921*4882a593Smuzhiyun 		reg = of_get_property(busnode, "reg", NULL);
922*4882a593Smuzhiyun 		if (reg == NULL)
923*4882a593Smuzhiyun 			continue;
924*4882a593Smuzhiyun 
925*4882a593Smuzhiyun 		sz = sizeof(struct pmac_i2c_bus) + sizeof(struct smu_i2c_cmd);
926*4882a593Smuzhiyun 		bus = kzalloc(sz, GFP_KERNEL);
927*4882a593Smuzhiyun 		if (bus == NULL)
928*4882a593Smuzhiyun 			return;
929*4882a593Smuzhiyun 
930*4882a593Smuzhiyun 		bus->controller = controller;
931*4882a593Smuzhiyun 		bus->busnode = of_node_get(busnode);
932*4882a593Smuzhiyun 		bus->type = pmac_i2c_bus_smu;
933*4882a593Smuzhiyun 		bus->channel = *reg;
934*4882a593Smuzhiyun 		bus->mode = pmac_i2c_mode_std;
935*4882a593Smuzhiyun 		bus->hostdata = bus + 1;
936*4882a593Smuzhiyun 		bus->xfer = smu_i2c_xfer;
937*4882a593Smuzhiyun 		mutex_init(&bus->mutex);
938*4882a593Smuzhiyun 		lockdep_register_key(&bus->lock_key);
939*4882a593Smuzhiyun 		lockdep_set_class(&bus->mutex, &bus->lock_key);
940*4882a593Smuzhiyun 		bus->flags = 0;
941*4882a593Smuzhiyun 		list_add(&bus->link, &pmac_i2c_busses);
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 		printk(KERN_INFO " channel %x bus %pOF\n",
944*4882a593Smuzhiyun 		       bus->channel, busnode);
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun }
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun #endif /* CONFIG_PMAC_SMU */
949*4882a593Smuzhiyun 
950*4882a593Smuzhiyun /*
951*4882a593Smuzhiyun  *
952*4882a593Smuzhiyun  * Core code
953*4882a593Smuzhiyun  *
954*4882a593Smuzhiyun  */
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 
pmac_i2c_find_bus(struct device_node * node)957*4882a593Smuzhiyun struct pmac_i2c_bus *pmac_i2c_find_bus(struct device_node *node)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	struct device_node *p = of_node_get(node);
960*4882a593Smuzhiyun 	struct device_node *prev = NULL;
961*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
962*4882a593Smuzhiyun 
963*4882a593Smuzhiyun 	while(p) {
964*4882a593Smuzhiyun 		list_for_each_entry(bus, &pmac_i2c_busses, link) {
965*4882a593Smuzhiyun 			if (p == bus->busnode) {
966*4882a593Smuzhiyun 				if (prev && bus->flags & pmac_i2c_multibus) {
967*4882a593Smuzhiyun 					const u32 *reg;
968*4882a593Smuzhiyun 					reg = of_get_property(prev, "reg",
969*4882a593Smuzhiyun 								NULL);
970*4882a593Smuzhiyun 					if (!reg)
971*4882a593Smuzhiyun 						continue;
972*4882a593Smuzhiyun 					if (((*reg) >> 8) != bus->channel)
973*4882a593Smuzhiyun 						continue;
974*4882a593Smuzhiyun 				}
975*4882a593Smuzhiyun 				of_node_put(p);
976*4882a593Smuzhiyun 				of_node_put(prev);
977*4882a593Smuzhiyun 				return bus;
978*4882a593Smuzhiyun 			}
979*4882a593Smuzhiyun 		}
980*4882a593Smuzhiyun 		of_node_put(prev);
981*4882a593Smuzhiyun 		prev = p;
982*4882a593Smuzhiyun 		p = of_get_parent(p);
983*4882a593Smuzhiyun 	}
984*4882a593Smuzhiyun 	return NULL;
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_find_bus);
987*4882a593Smuzhiyun 
pmac_i2c_get_dev_addr(struct device_node * device)988*4882a593Smuzhiyun u8 pmac_i2c_get_dev_addr(struct device_node *device)
989*4882a593Smuzhiyun {
990*4882a593Smuzhiyun 	const u32 *reg = of_get_property(device, "reg", NULL);
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun 	if (reg == NULL)
993*4882a593Smuzhiyun 		return 0;
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	return (*reg) & 0xff;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_dev_addr);
998*4882a593Smuzhiyun 
pmac_i2c_get_controller(struct pmac_i2c_bus * bus)999*4882a593Smuzhiyun struct device_node *pmac_i2c_get_controller(struct pmac_i2c_bus *bus)
1000*4882a593Smuzhiyun {
1001*4882a593Smuzhiyun 	return bus->controller;
1002*4882a593Smuzhiyun }
1003*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_controller);
1004*4882a593Smuzhiyun 
pmac_i2c_get_bus_node(struct pmac_i2c_bus * bus)1005*4882a593Smuzhiyun struct device_node *pmac_i2c_get_bus_node(struct pmac_i2c_bus *bus)
1006*4882a593Smuzhiyun {
1007*4882a593Smuzhiyun 	return bus->busnode;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_bus_node);
1010*4882a593Smuzhiyun 
pmac_i2c_get_type(struct pmac_i2c_bus * bus)1011*4882a593Smuzhiyun int pmac_i2c_get_type(struct pmac_i2c_bus *bus)
1012*4882a593Smuzhiyun {
1013*4882a593Smuzhiyun 	return bus->type;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_type);
1016*4882a593Smuzhiyun 
pmac_i2c_get_flags(struct pmac_i2c_bus * bus)1017*4882a593Smuzhiyun int pmac_i2c_get_flags(struct pmac_i2c_bus *bus)
1018*4882a593Smuzhiyun {
1019*4882a593Smuzhiyun 	return bus->flags;
1020*4882a593Smuzhiyun }
1021*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_flags);
1022*4882a593Smuzhiyun 
pmac_i2c_get_channel(struct pmac_i2c_bus * bus)1023*4882a593Smuzhiyun int pmac_i2c_get_channel(struct pmac_i2c_bus *bus)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun 	return bus->channel;
1026*4882a593Smuzhiyun }
1027*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_channel);
1028*4882a593Smuzhiyun 
1029*4882a593Smuzhiyun 
pmac_i2c_get_adapter(struct pmac_i2c_bus * bus)1030*4882a593Smuzhiyun struct i2c_adapter *pmac_i2c_get_adapter(struct pmac_i2c_bus *bus)
1031*4882a593Smuzhiyun {
1032*4882a593Smuzhiyun 	return &bus->adapter;
1033*4882a593Smuzhiyun }
1034*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_get_adapter);
1035*4882a593Smuzhiyun 
pmac_i2c_adapter_to_bus(struct i2c_adapter * adapter)1036*4882a593Smuzhiyun struct pmac_i2c_bus *pmac_i2c_adapter_to_bus(struct i2c_adapter *adapter)
1037*4882a593Smuzhiyun {
1038*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
1039*4882a593Smuzhiyun 
1040*4882a593Smuzhiyun 	list_for_each_entry(bus, &pmac_i2c_busses, link)
1041*4882a593Smuzhiyun 		if (&bus->adapter == adapter)
1042*4882a593Smuzhiyun 			return bus;
1043*4882a593Smuzhiyun 	return NULL;
1044*4882a593Smuzhiyun }
1045*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_adapter_to_bus);
1046*4882a593Smuzhiyun 
pmac_i2c_match_adapter(struct device_node * dev,struct i2c_adapter * adapter)1047*4882a593Smuzhiyun int pmac_i2c_match_adapter(struct device_node *dev, struct i2c_adapter *adapter)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus = pmac_i2c_find_bus(dev);
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun 	if (bus == NULL)
1052*4882a593Smuzhiyun 		return 0;
1053*4882a593Smuzhiyun 	return (&bus->adapter == adapter);
1054*4882a593Smuzhiyun }
1055*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_match_adapter);
1056*4882a593Smuzhiyun 
pmac_low_i2c_lock(struct device_node * np)1057*4882a593Smuzhiyun int pmac_low_i2c_lock(struct device_node *np)
1058*4882a593Smuzhiyun {
1059*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus, *found = NULL;
1060*4882a593Smuzhiyun 
1061*4882a593Smuzhiyun 	list_for_each_entry(bus, &pmac_i2c_busses, link) {
1062*4882a593Smuzhiyun 		if (np == bus->controller) {
1063*4882a593Smuzhiyun 			found = bus;
1064*4882a593Smuzhiyun 			break;
1065*4882a593Smuzhiyun 		}
1066*4882a593Smuzhiyun 	}
1067*4882a593Smuzhiyun 	if (!found)
1068*4882a593Smuzhiyun 		return -ENODEV;
1069*4882a593Smuzhiyun 	return pmac_i2c_open(bus, 0);
1070*4882a593Smuzhiyun }
1071*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_low_i2c_lock);
1072*4882a593Smuzhiyun 
pmac_low_i2c_unlock(struct device_node * np)1073*4882a593Smuzhiyun int pmac_low_i2c_unlock(struct device_node *np)
1074*4882a593Smuzhiyun {
1075*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus, *found = NULL;
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	list_for_each_entry(bus, &pmac_i2c_busses, link) {
1078*4882a593Smuzhiyun 		if (np == bus->controller) {
1079*4882a593Smuzhiyun 			found = bus;
1080*4882a593Smuzhiyun 			break;
1081*4882a593Smuzhiyun 		}
1082*4882a593Smuzhiyun 	}
1083*4882a593Smuzhiyun 	if (!found)
1084*4882a593Smuzhiyun 		return -ENODEV;
1085*4882a593Smuzhiyun 	pmac_i2c_close(bus);
1086*4882a593Smuzhiyun 	return 0;
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_low_i2c_unlock);
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 
pmac_i2c_open(struct pmac_i2c_bus * bus,int polled)1091*4882a593Smuzhiyun int pmac_i2c_open(struct pmac_i2c_bus *bus, int polled)
1092*4882a593Smuzhiyun {
1093*4882a593Smuzhiyun 	int rc;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	mutex_lock(&bus->mutex);
1096*4882a593Smuzhiyun 	bus->polled = polled || pmac_i2c_force_poll;
1097*4882a593Smuzhiyun 	bus->opened = 1;
1098*4882a593Smuzhiyun 	bus->mode = pmac_i2c_mode_std;
1099*4882a593Smuzhiyun 	if (bus->open && (rc = bus->open(bus)) != 0) {
1100*4882a593Smuzhiyun 		bus->opened = 0;
1101*4882a593Smuzhiyun 		mutex_unlock(&bus->mutex);
1102*4882a593Smuzhiyun 		return rc;
1103*4882a593Smuzhiyun 	}
1104*4882a593Smuzhiyun 	return 0;
1105*4882a593Smuzhiyun }
1106*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_open);
1107*4882a593Smuzhiyun 
pmac_i2c_close(struct pmac_i2c_bus * bus)1108*4882a593Smuzhiyun void pmac_i2c_close(struct pmac_i2c_bus *bus)
1109*4882a593Smuzhiyun {
1110*4882a593Smuzhiyun 	WARN_ON(!bus->opened);
1111*4882a593Smuzhiyun 	if (bus->close)
1112*4882a593Smuzhiyun 		bus->close(bus);
1113*4882a593Smuzhiyun 	bus->opened = 0;
1114*4882a593Smuzhiyun 	mutex_unlock(&bus->mutex);
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_close);
1117*4882a593Smuzhiyun 
pmac_i2c_setmode(struct pmac_i2c_bus * bus,int mode)1118*4882a593Smuzhiyun int pmac_i2c_setmode(struct pmac_i2c_bus *bus, int mode)
1119*4882a593Smuzhiyun {
1120*4882a593Smuzhiyun 	WARN_ON(!bus->opened);
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	/* Report me if you see the error below as there might be a new
1123*4882a593Smuzhiyun 	 * "combined4" mode that I need to implement for the SMU bus
1124*4882a593Smuzhiyun 	 */
1125*4882a593Smuzhiyun 	if (mode < pmac_i2c_mode_dumb || mode > pmac_i2c_mode_combined) {
1126*4882a593Smuzhiyun 		printk(KERN_ERR "low_i2c: Invalid mode %d requested on"
1127*4882a593Smuzhiyun 		       " bus %pOF !\n", mode, bus->busnode);
1128*4882a593Smuzhiyun 		return -EINVAL;
1129*4882a593Smuzhiyun 	}
1130*4882a593Smuzhiyun 	bus->mode = mode;
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	return 0;
1133*4882a593Smuzhiyun }
1134*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_setmode);
1135*4882a593Smuzhiyun 
pmac_i2c_xfer(struct pmac_i2c_bus * bus,u8 addrdir,int subsize,u32 subaddr,u8 * data,int len)1136*4882a593Smuzhiyun int pmac_i2c_xfer(struct pmac_i2c_bus *bus, u8 addrdir, int subsize,
1137*4882a593Smuzhiyun 		  u32 subaddr, u8 *data, int len)
1138*4882a593Smuzhiyun {
1139*4882a593Smuzhiyun 	int rc;
1140*4882a593Smuzhiyun 
1141*4882a593Smuzhiyun 	WARN_ON(!bus->opened);
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 	DBG("xfer() chan=%d, addrdir=0x%x, mode=%d, subsize=%d, subaddr=0x%x,"
1144*4882a593Smuzhiyun 	    " %d bytes, bus %pOF\n", bus->channel, addrdir, bus->mode, subsize,
1145*4882a593Smuzhiyun 	    subaddr, len, bus->busnode);
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 	rc = bus->xfer(bus, addrdir, subsize, subaddr, data, len);
1148*4882a593Smuzhiyun 
1149*4882a593Smuzhiyun #ifdef DEBUG
1150*4882a593Smuzhiyun 	if (rc)
1151*4882a593Smuzhiyun 		DBG("xfer error %d\n", rc);
1152*4882a593Smuzhiyun #endif
1153*4882a593Smuzhiyun 	return rc;
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(pmac_i2c_xfer);
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun /* some quirks for platform function decoding */
1158*4882a593Smuzhiyun enum {
1159*4882a593Smuzhiyun 	pmac_i2c_quirk_invmask = 0x00000001u,
1160*4882a593Smuzhiyun 	pmac_i2c_quirk_skip = 0x00000002u,
1161*4882a593Smuzhiyun };
1162*4882a593Smuzhiyun 
pmac_i2c_devscan(void (* callback)(struct device_node * dev,int quirks))1163*4882a593Smuzhiyun static void pmac_i2c_devscan(void (*callback)(struct device_node *dev,
1164*4882a593Smuzhiyun 					      int quirks))
1165*4882a593Smuzhiyun {
1166*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
1167*4882a593Smuzhiyun 	struct device_node *np;
1168*4882a593Smuzhiyun 	static struct whitelist_ent {
1169*4882a593Smuzhiyun 		char *name;
1170*4882a593Smuzhiyun 		char *compatible;
1171*4882a593Smuzhiyun 		int quirks;
1172*4882a593Smuzhiyun 	} whitelist[] = {
1173*4882a593Smuzhiyun 		/* XXX Study device-tree's & apple drivers are get the quirks
1174*4882a593Smuzhiyun 		 * right !
1175*4882a593Smuzhiyun 		 */
1176*4882a593Smuzhiyun 		/* Workaround: It seems that running the clockspreading
1177*4882a593Smuzhiyun 		 * properties on the eMac will cause lockups during boot.
1178*4882a593Smuzhiyun 		 * The machine seems to work fine without that. So for now,
1179*4882a593Smuzhiyun 		 * let's make sure i2c-hwclock doesn't match about "imic"
1180*4882a593Smuzhiyun 		 * clocks and we'll figure out if we really need to do
1181*4882a593Smuzhiyun 		 * something special about those later.
1182*4882a593Smuzhiyun 		 */
1183*4882a593Smuzhiyun 		{ "i2c-hwclock", "imic5002", pmac_i2c_quirk_skip },
1184*4882a593Smuzhiyun 		{ "i2c-hwclock", "imic5003", pmac_i2c_quirk_skip },
1185*4882a593Smuzhiyun 		{ "i2c-hwclock", NULL, pmac_i2c_quirk_invmask },
1186*4882a593Smuzhiyun 		{ "i2c-cpu-voltage", NULL, 0},
1187*4882a593Smuzhiyun 		{  "temp-monitor", NULL, 0 },
1188*4882a593Smuzhiyun 		{  "supply-monitor", NULL, 0 },
1189*4882a593Smuzhiyun 		{ NULL, NULL, 0 },
1190*4882a593Smuzhiyun 	};
1191*4882a593Smuzhiyun 
1192*4882a593Smuzhiyun 	/* Only some devices need to have platform functions instantiated
1193*4882a593Smuzhiyun 	 * here. For now, we have a table. Others, like 9554 i2c GPIOs used
1194*4882a593Smuzhiyun 	 * on Xserve, if we ever do a driver for them, will use their own
1195*4882a593Smuzhiyun 	 * platform function instance
1196*4882a593Smuzhiyun 	 */
1197*4882a593Smuzhiyun 	list_for_each_entry(bus, &pmac_i2c_busses, link) {
1198*4882a593Smuzhiyun 		for_each_child_of_node(bus->busnode, np) {
1199*4882a593Smuzhiyun 			struct whitelist_ent *p;
1200*4882a593Smuzhiyun 			/* If multibus, check if device is on that bus */
1201*4882a593Smuzhiyun 			if (bus->flags & pmac_i2c_multibus)
1202*4882a593Smuzhiyun 				if (bus != pmac_i2c_find_bus(np))
1203*4882a593Smuzhiyun 					continue;
1204*4882a593Smuzhiyun 			for (p = whitelist; p->name != NULL; p++) {
1205*4882a593Smuzhiyun 				if (!of_node_name_eq(np, p->name))
1206*4882a593Smuzhiyun 					continue;
1207*4882a593Smuzhiyun 				if (p->compatible &&
1208*4882a593Smuzhiyun 				    !of_device_is_compatible(np, p->compatible))
1209*4882a593Smuzhiyun 					continue;
1210*4882a593Smuzhiyun 				if (p->quirks & pmac_i2c_quirk_skip)
1211*4882a593Smuzhiyun 					break;
1212*4882a593Smuzhiyun 				callback(np, p->quirks);
1213*4882a593Smuzhiyun 				break;
1214*4882a593Smuzhiyun 			}
1215*4882a593Smuzhiyun 		}
1216*4882a593Smuzhiyun 	}
1217*4882a593Smuzhiyun }
1218*4882a593Smuzhiyun 
1219*4882a593Smuzhiyun #define MAX_I2C_DATA	64
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun struct pmac_i2c_pf_inst
1222*4882a593Smuzhiyun {
1223*4882a593Smuzhiyun 	struct pmac_i2c_bus	*bus;
1224*4882a593Smuzhiyun 	u8			addr;
1225*4882a593Smuzhiyun 	u8			buffer[MAX_I2C_DATA];
1226*4882a593Smuzhiyun 	u8			scratch[MAX_I2C_DATA];
1227*4882a593Smuzhiyun 	int			bytes;
1228*4882a593Smuzhiyun 	int			quirks;
1229*4882a593Smuzhiyun };
1230*4882a593Smuzhiyun 
pmac_i2c_do_begin(struct pmf_function * func,struct pmf_args * args)1231*4882a593Smuzhiyun static void* pmac_i2c_do_begin(struct pmf_function *func, struct pmf_args *args)
1232*4882a593Smuzhiyun {
1233*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst;
1234*4882a593Smuzhiyun 	struct pmac_i2c_bus	*bus;
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun 	bus = pmac_i2c_find_bus(func->node);
1237*4882a593Smuzhiyun 	if (bus == NULL) {
1238*4882a593Smuzhiyun 		printk(KERN_ERR "low_i2c: Can't find bus for %pOF (pfunc)\n",
1239*4882a593Smuzhiyun 		       func->node);
1240*4882a593Smuzhiyun 		return NULL;
1241*4882a593Smuzhiyun 	}
1242*4882a593Smuzhiyun 	if (pmac_i2c_open(bus, 0)) {
1243*4882a593Smuzhiyun 		printk(KERN_ERR "low_i2c: Can't open i2c bus for %pOF (pfunc)\n",
1244*4882a593Smuzhiyun 		       func->node);
1245*4882a593Smuzhiyun 		return NULL;
1246*4882a593Smuzhiyun 	}
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 	/* XXX might need GFP_ATOMIC when called during the suspend process,
1249*4882a593Smuzhiyun 	 * but then, there are already lots of issues with suspending when
1250*4882a593Smuzhiyun 	 * near OOM that need to be resolved, the allocator itself should
1251*4882a593Smuzhiyun 	 * probably make GFP_NOIO implicit during suspend
1252*4882a593Smuzhiyun 	 */
1253*4882a593Smuzhiyun 	inst = kzalloc(sizeof(struct pmac_i2c_pf_inst), GFP_KERNEL);
1254*4882a593Smuzhiyun 	if (inst == NULL) {
1255*4882a593Smuzhiyun 		pmac_i2c_close(bus);
1256*4882a593Smuzhiyun 		return NULL;
1257*4882a593Smuzhiyun 	}
1258*4882a593Smuzhiyun 	inst->bus = bus;
1259*4882a593Smuzhiyun 	inst->addr = pmac_i2c_get_dev_addr(func->node);
1260*4882a593Smuzhiyun 	inst->quirks = (int)(long)func->driver_data;
1261*4882a593Smuzhiyun 	return inst;
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun 
pmac_i2c_do_end(struct pmf_function * func,void * instdata)1264*4882a593Smuzhiyun static void pmac_i2c_do_end(struct pmf_function *func, void *instdata)
1265*4882a593Smuzhiyun {
1266*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1267*4882a593Smuzhiyun 
1268*4882a593Smuzhiyun 	if (inst == NULL)
1269*4882a593Smuzhiyun 		return;
1270*4882a593Smuzhiyun 	pmac_i2c_close(inst->bus);
1271*4882a593Smuzhiyun 	kfree(inst);
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun 
pmac_i2c_do_read(PMF_STD_ARGS,u32 len)1274*4882a593Smuzhiyun static int pmac_i2c_do_read(PMF_STD_ARGS, u32 len)
1275*4882a593Smuzhiyun {
1276*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun 	inst->bytes = len;
1279*4882a593Smuzhiyun 	return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_read, 0, 0,
1280*4882a593Smuzhiyun 			     inst->buffer, len);
1281*4882a593Smuzhiyun }
1282*4882a593Smuzhiyun 
pmac_i2c_do_write(PMF_STD_ARGS,u32 len,const u8 * data)1283*4882a593Smuzhiyun static int pmac_i2c_do_write(PMF_STD_ARGS, u32 len, const u8 *data)
1284*4882a593Smuzhiyun {
1285*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun 	return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 0, 0,
1288*4882a593Smuzhiyun 			     (u8 *)data, len);
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun /* This function is used to do the masking & OR'ing for the "rmw" type
1292*4882a593Smuzhiyun  * callbacks. Ze should apply the mask and OR in the values in the
1293*4882a593Smuzhiyun  * buffer before writing back. The problem is that it seems that
1294*4882a593Smuzhiyun  * various darwin drivers implement the mask/or differently, thus
1295*4882a593Smuzhiyun  * we need to check the quirks first
1296*4882a593Smuzhiyun  */
pmac_i2c_do_apply_rmw(struct pmac_i2c_pf_inst * inst,u32 len,const u8 * mask,const u8 * val)1297*4882a593Smuzhiyun static void pmac_i2c_do_apply_rmw(struct pmac_i2c_pf_inst *inst,
1298*4882a593Smuzhiyun 				  u32 len, const u8 *mask, const u8 *val)
1299*4882a593Smuzhiyun {
1300*4882a593Smuzhiyun 	int i;
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 	if (inst->quirks & pmac_i2c_quirk_invmask) {
1303*4882a593Smuzhiyun 		for (i = 0; i < len; i ++)
1304*4882a593Smuzhiyun 			inst->scratch[i] = (inst->buffer[i] & mask[i]) | val[i];
1305*4882a593Smuzhiyun 	} else {
1306*4882a593Smuzhiyun 		for (i = 0; i < len; i ++)
1307*4882a593Smuzhiyun 			inst->scratch[i] = (inst->buffer[i] & ~mask[i])
1308*4882a593Smuzhiyun 				| (val[i] & mask[i]);
1309*4882a593Smuzhiyun 	}
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun 
pmac_i2c_do_rmw(PMF_STD_ARGS,u32 masklen,u32 valuelen,u32 totallen,const u8 * maskdata,const u8 * valuedata)1312*4882a593Smuzhiyun static int pmac_i2c_do_rmw(PMF_STD_ARGS, u32 masklen, u32 valuelen,
1313*4882a593Smuzhiyun 			   u32 totallen, const u8 *maskdata,
1314*4882a593Smuzhiyun 			   const u8 *valuedata)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	if (masklen > inst->bytes || valuelen > inst->bytes ||
1319*4882a593Smuzhiyun 	    totallen > inst->bytes || valuelen > masklen)
1320*4882a593Smuzhiyun 		return -EINVAL;
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	pmac_i2c_do_apply_rmw(inst, masklen, maskdata, valuedata);
1323*4882a593Smuzhiyun 
1324*4882a593Smuzhiyun 	return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 0, 0,
1325*4882a593Smuzhiyun 			     inst->scratch, totallen);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun 
pmac_i2c_do_read_sub(PMF_STD_ARGS,u8 subaddr,u32 len)1328*4882a593Smuzhiyun static int pmac_i2c_do_read_sub(PMF_STD_ARGS, u8 subaddr, u32 len)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	inst->bytes = len;
1333*4882a593Smuzhiyun 	return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_read, 1, subaddr,
1334*4882a593Smuzhiyun 			     inst->buffer, len);
1335*4882a593Smuzhiyun }
1336*4882a593Smuzhiyun 
pmac_i2c_do_write_sub(PMF_STD_ARGS,u8 subaddr,u32 len,const u8 * data)1337*4882a593Smuzhiyun static int pmac_i2c_do_write_sub(PMF_STD_ARGS, u8 subaddr, u32 len,
1338*4882a593Smuzhiyun 				     const u8 *data)
1339*4882a593Smuzhiyun {
1340*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1341*4882a593Smuzhiyun 
1342*4882a593Smuzhiyun 	return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 1,
1343*4882a593Smuzhiyun 			     subaddr, (u8 *)data, len);
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun 
pmac_i2c_do_set_mode(PMF_STD_ARGS,int mode)1346*4882a593Smuzhiyun static int pmac_i2c_do_set_mode(PMF_STD_ARGS, int mode)
1347*4882a593Smuzhiyun {
1348*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	return pmac_i2c_setmode(inst->bus, mode);
1351*4882a593Smuzhiyun }
1352*4882a593Smuzhiyun 
pmac_i2c_do_rmw_sub(PMF_STD_ARGS,u8 subaddr,u32 masklen,u32 valuelen,u32 totallen,const u8 * maskdata,const u8 * valuedata)1353*4882a593Smuzhiyun static int pmac_i2c_do_rmw_sub(PMF_STD_ARGS, u8 subaddr, u32 masklen,
1354*4882a593Smuzhiyun 			       u32 valuelen, u32 totallen, const u8 *maskdata,
1355*4882a593Smuzhiyun 			       const u8 *valuedata)
1356*4882a593Smuzhiyun {
1357*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1358*4882a593Smuzhiyun 
1359*4882a593Smuzhiyun 	if (masklen > inst->bytes || valuelen > inst->bytes ||
1360*4882a593Smuzhiyun 	    totallen > inst->bytes || valuelen > masklen)
1361*4882a593Smuzhiyun 		return -EINVAL;
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	pmac_i2c_do_apply_rmw(inst, masklen, maskdata, valuedata);
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	return pmac_i2c_xfer(inst->bus, inst->addr | pmac_i2c_write, 1,
1366*4882a593Smuzhiyun 			     subaddr, inst->scratch, totallen);
1367*4882a593Smuzhiyun }
1368*4882a593Smuzhiyun 
pmac_i2c_do_mask_and_comp(PMF_STD_ARGS,u32 len,const u8 * maskdata,const u8 * valuedata)1369*4882a593Smuzhiyun static int pmac_i2c_do_mask_and_comp(PMF_STD_ARGS, u32 len,
1370*4882a593Smuzhiyun 				     const u8 *maskdata,
1371*4882a593Smuzhiyun 				     const u8 *valuedata)
1372*4882a593Smuzhiyun {
1373*4882a593Smuzhiyun 	struct pmac_i2c_pf_inst *inst = instdata;
1374*4882a593Smuzhiyun 	int i, match;
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	/* Get return value pointer, it's assumed to be a u32 */
1377*4882a593Smuzhiyun 	if (!args || !args->count || !args->u[0].p)
1378*4882a593Smuzhiyun 		return -EINVAL;
1379*4882a593Smuzhiyun 
1380*4882a593Smuzhiyun 	/* Check buffer */
1381*4882a593Smuzhiyun 	if (len > inst->bytes)
1382*4882a593Smuzhiyun 		return -EINVAL;
1383*4882a593Smuzhiyun 
1384*4882a593Smuzhiyun 	for (i = 0, match = 1; match && i < len; i ++)
1385*4882a593Smuzhiyun 		if ((inst->buffer[i] & maskdata[i]) != valuedata[i])
1386*4882a593Smuzhiyun 			match = 0;
1387*4882a593Smuzhiyun 	*args->u[0].p = match;
1388*4882a593Smuzhiyun 	return 0;
1389*4882a593Smuzhiyun }
1390*4882a593Smuzhiyun 
pmac_i2c_do_delay(PMF_STD_ARGS,u32 duration)1391*4882a593Smuzhiyun static int pmac_i2c_do_delay(PMF_STD_ARGS, u32 duration)
1392*4882a593Smuzhiyun {
1393*4882a593Smuzhiyun 	msleep((duration + 999) / 1000);
1394*4882a593Smuzhiyun 	return 0;
1395*4882a593Smuzhiyun }
1396*4882a593Smuzhiyun 
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun static struct pmf_handlers pmac_i2c_pfunc_handlers = {
1399*4882a593Smuzhiyun 	.begin			= pmac_i2c_do_begin,
1400*4882a593Smuzhiyun 	.end			= pmac_i2c_do_end,
1401*4882a593Smuzhiyun 	.read_i2c		= pmac_i2c_do_read,
1402*4882a593Smuzhiyun 	.write_i2c		= pmac_i2c_do_write,
1403*4882a593Smuzhiyun 	.rmw_i2c		= pmac_i2c_do_rmw,
1404*4882a593Smuzhiyun 	.read_i2c_sub		= pmac_i2c_do_read_sub,
1405*4882a593Smuzhiyun 	.write_i2c_sub		= pmac_i2c_do_write_sub,
1406*4882a593Smuzhiyun 	.rmw_i2c_sub		= pmac_i2c_do_rmw_sub,
1407*4882a593Smuzhiyun 	.set_i2c_mode		= pmac_i2c_do_set_mode,
1408*4882a593Smuzhiyun 	.mask_and_compare	= pmac_i2c_do_mask_and_comp,
1409*4882a593Smuzhiyun 	.delay			= pmac_i2c_do_delay,
1410*4882a593Smuzhiyun };
1411*4882a593Smuzhiyun 
pmac_i2c_dev_create(struct device_node * np,int quirks)1412*4882a593Smuzhiyun static void __init pmac_i2c_dev_create(struct device_node *np, int quirks)
1413*4882a593Smuzhiyun {
1414*4882a593Smuzhiyun 	DBG("dev_create(%pOF)\n", np);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	pmf_register_driver(np, &pmac_i2c_pfunc_handlers,
1417*4882a593Smuzhiyun 			    (void *)(long)quirks);
1418*4882a593Smuzhiyun }
1419*4882a593Smuzhiyun 
pmac_i2c_dev_init(struct device_node * np,int quirks)1420*4882a593Smuzhiyun static void __init pmac_i2c_dev_init(struct device_node *np, int quirks)
1421*4882a593Smuzhiyun {
1422*4882a593Smuzhiyun 	DBG("dev_create(%pOF)\n", np);
1423*4882a593Smuzhiyun 
1424*4882a593Smuzhiyun 	pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_INIT, NULL);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun 
pmac_i2c_dev_suspend(struct device_node * np,int quirks)1427*4882a593Smuzhiyun static void pmac_i2c_dev_suspend(struct device_node *np, int quirks)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	DBG("dev_suspend(%pOF)\n", np);
1430*4882a593Smuzhiyun 	pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_SLEEP, NULL);
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun 
pmac_i2c_dev_resume(struct device_node * np,int quirks)1433*4882a593Smuzhiyun static void pmac_i2c_dev_resume(struct device_node *np, int quirks)
1434*4882a593Smuzhiyun {
1435*4882a593Smuzhiyun 	DBG("dev_resume(%pOF)\n", np);
1436*4882a593Smuzhiyun 	pmf_do_functions(np, NULL, 0, PMF_FLAGS_ON_WAKE, NULL);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
pmac_pfunc_i2c_suspend(void)1439*4882a593Smuzhiyun void pmac_pfunc_i2c_suspend(void)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun 	pmac_i2c_devscan(pmac_i2c_dev_suspend);
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun 
pmac_pfunc_i2c_resume(void)1444*4882a593Smuzhiyun void pmac_pfunc_i2c_resume(void)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun 	pmac_i2c_devscan(pmac_i2c_dev_resume);
1447*4882a593Smuzhiyun }
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun /*
1450*4882a593Smuzhiyun  * Initialize us: probe all i2c busses on the machine, instantiate
1451*4882a593Smuzhiyun  * busses and platform functions as needed.
1452*4882a593Smuzhiyun  */
1453*4882a593Smuzhiyun /* This is non-static as it might be called early by smp code */
pmac_i2c_init(void)1454*4882a593Smuzhiyun int __init pmac_i2c_init(void)
1455*4882a593Smuzhiyun {
1456*4882a593Smuzhiyun 	static int i2c_inited;
1457*4882a593Smuzhiyun 
1458*4882a593Smuzhiyun 	if (i2c_inited)
1459*4882a593Smuzhiyun 		return 0;
1460*4882a593Smuzhiyun 	i2c_inited = 1;
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	/* Probe keywest-i2c busses */
1463*4882a593Smuzhiyun 	kw_i2c_probe();
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
1466*4882a593Smuzhiyun 	/* Probe PMU i2c busses */
1467*4882a593Smuzhiyun 	pmu_i2c_probe();
1468*4882a593Smuzhiyun #endif
1469*4882a593Smuzhiyun 
1470*4882a593Smuzhiyun #ifdef CONFIG_PMAC_SMU
1471*4882a593Smuzhiyun 	/* Probe SMU i2c busses */
1472*4882a593Smuzhiyun 	smu_i2c_probe();
1473*4882a593Smuzhiyun #endif
1474*4882a593Smuzhiyun 
1475*4882a593Smuzhiyun 	/* Now add plaform functions for some known devices */
1476*4882a593Smuzhiyun 	pmac_i2c_devscan(pmac_i2c_dev_create);
1477*4882a593Smuzhiyun 
1478*4882a593Smuzhiyun 	return 0;
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun machine_arch_initcall(powermac, pmac_i2c_init);
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun /* Since pmac_i2c_init can be called too early for the platform device
1483*4882a593Smuzhiyun  * registration, we need to do it at a later time. In our case, subsys
1484*4882a593Smuzhiyun  * happens to fit well, though I agree it's a bit of a hack...
1485*4882a593Smuzhiyun  */
pmac_i2c_create_platform_devices(void)1486*4882a593Smuzhiyun static int __init pmac_i2c_create_platform_devices(void)
1487*4882a593Smuzhiyun {
1488*4882a593Smuzhiyun 	struct pmac_i2c_bus *bus;
1489*4882a593Smuzhiyun 	int i = 0;
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun 	/* In the case where we are initialized from smp_init(), we must
1492*4882a593Smuzhiyun 	 * not use the timer (and thus the irq). It's safe from now on
1493*4882a593Smuzhiyun 	 * though
1494*4882a593Smuzhiyun 	 */
1495*4882a593Smuzhiyun 	pmac_i2c_force_poll = 0;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 	/* Create platform devices */
1498*4882a593Smuzhiyun 	list_for_each_entry(bus, &pmac_i2c_busses, link) {
1499*4882a593Smuzhiyun 		bus->platform_dev =
1500*4882a593Smuzhiyun 			platform_device_alloc("i2c-powermac", i++);
1501*4882a593Smuzhiyun 		if (bus->platform_dev == NULL)
1502*4882a593Smuzhiyun 			return -ENOMEM;
1503*4882a593Smuzhiyun 		bus->platform_dev->dev.platform_data = bus;
1504*4882a593Smuzhiyun 		bus->platform_dev->dev.of_node = bus->busnode;
1505*4882a593Smuzhiyun 		platform_device_add(bus->platform_dev);
1506*4882a593Smuzhiyun 	}
1507*4882a593Smuzhiyun 
1508*4882a593Smuzhiyun 	/* Now call platform "init" functions */
1509*4882a593Smuzhiyun 	pmac_i2c_devscan(pmac_i2c_dev_init);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	return 0;
1512*4882a593Smuzhiyun }
1513*4882a593Smuzhiyun machine_subsys_initcall(powermac, pmac_i2c_create_platform_devices);
1514