xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/powermac/feature.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 1996-2001 Paul Mackerras (paulus@cs.anu.edu.au)
4*4882a593Smuzhiyun  *                          Ben. Herrenschmidt (benh@kernel.crashing.org)
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  *  TODO:
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *   - Replace mdelay with some schedule loop if possible
9*4882a593Smuzhiyun  *   - Shorten some obfuscated delays on some routines (like modem
10*4882a593Smuzhiyun  *     power)
11*4882a593Smuzhiyun  *   - Refcount some clocks (see darwin)
12*4882a593Smuzhiyun  *   - Split split split...
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #include <linux/types.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/sched.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun #include <linux/of_address.h>
21*4882a593Smuzhiyun #include <linux/spinlock.h>
22*4882a593Smuzhiyun #include <linux/adb.h>
23*4882a593Smuzhiyun #include <linux/pmu.h>
24*4882a593Smuzhiyun #include <linux/ioport.h>
25*4882a593Smuzhiyun #include <linux/export.h>
26*4882a593Smuzhiyun #include <linux/pci.h>
27*4882a593Smuzhiyun #include <asm/sections.h>
28*4882a593Smuzhiyun #include <asm/errno.h>
29*4882a593Smuzhiyun #include <asm/ohare.h>
30*4882a593Smuzhiyun #include <asm/heathrow.h>
31*4882a593Smuzhiyun #include <asm/keylargo.h>
32*4882a593Smuzhiyun #include <asm/uninorth.h>
33*4882a593Smuzhiyun #include <asm/io.h>
34*4882a593Smuzhiyun #include <asm/prom.h>
35*4882a593Smuzhiyun #include <asm/machdep.h>
36*4882a593Smuzhiyun #include <asm/pmac_feature.h>
37*4882a593Smuzhiyun #include <asm/dbdma.h>
38*4882a593Smuzhiyun #include <asm/pci-bridge.h>
39*4882a593Smuzhiyun #include <asm/pmac_low_i2c.h>
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #undef DEBUG_FEATURE
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #ifdef DEBUG_FEATURE
44*4882a593Smuzhiyun #define DBG(fmt...) printk(KERN_DEBUG fmt)
45*4882a593Smuzhiyun #else
46*4882a593Smuzhiyun #define DBG(fmt...)
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #ifdef CONFIG_PPC_BOOK3S_32
50*4882a593Smuzhiyun extern int powersave_lowspeed;
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun extern int powersave_nap;
54*4882a593Smuzhiyun extern struct device_node *k2_skiplist[2];
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun  * We use a single global lock to protect accesses. Each driver has
58*4882a593Smuzhiyun  * to take care of its own locking
59*4882a593Smuzhiyun  */
60*4882a593Smuzhiyun DEFINE_RAW_SPINLOCK(feature_lock);
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define LOCK(flags)	raw_spin_lock_irqsave(&feature_lock, flags);
63*4882a593Smuzhiyun #define UNLOCK(flags)	raw_spin_unlock_irqrestore(&feature_lock, flags);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * Instance of some macio stuffs
68*4882a593Smuzhiyun  */
69*4882a593Smuzhiyun struct macio_chip macio_chips[MAX_MACIO_CHIPS];
70*4882a593Smuzhiyun 
macio_find(struct device_node * child,int type)71*4882a593Smuzhiyun struct macio_chip *macio_find(struct device_node *child, int type)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	while(child) {
74*4882a593Smuzhiyun 		int	i;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 		for (i=0; i < MAX_MACIO_CHIPS && macio_chips[i].of_node; i++)
77*4882a593Smuzhiyun 			if (child == macio_chips[i].of_node &&
78*4882a593Smuzhiyun 			    (!type || macio_chips[i].type == type))
79*4882a593Smuzhiyun 				return &macio_chips[i];
80*4882a593Smuzhiyun 		child = child->parent;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 	return NULL;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(macio_find);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun static const char *macio_names[] =
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	"Unknown",
89*4882a593Smuzhiyun 	"Grand Central",
90*4882a593Smuzhiyun 	"OHare",
91*4882a593Smuzhiyun 	"OHareII",
92*4882a593Smuzhiyun 	"Heathrow",
93*4882a593Smuzhiyun 	"Gatwick",
94*4882a593Smuzhiyun 	"Paddington",
95*4882a593Smuzhiyun 	"Keylargo",
96*4882a593Smuzhiyun 	"Pangea",
97*4882a593Smuzhiyun 	"Intrepid",
98*4882a593Smuzhiyun 	"K2",
99*4882a593Smuzhiyun 	"Shasta",
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun struct device_node *uninorth_node;
104*4882a593Smuzhiyun u32 __iomem *uninorth_base;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun static u32 uninorth_rev;
107*4882a593Smuzhiyun static int uninorth_maj;
108*4882a593Smuzhiyun static void __iomem *u3_ht_base;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /*
111*4882a593Smuzhiyun  * For each motherboard family, we have a table of functions pointers
112*4882a593Smuzhiyun  * that handle the various features.
113*4882a593Smuzhiyun  */
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun typedef long (*feature_call)(struct device_node *node, long param, long value);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun struct feature_table_entry {
118*4882a593Smuzhiyun 	unsigned int	selector;
119*4882a593Smuzhiyun 	feature_call	function;
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun struct pmac_mb_def
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun 	const char*			model_string;
125*4882a593Smuzhiyun 	const char*			model_name;
126*4882a593Smuzhiyun 	int				model_id;
127*4882a593Smuzhiyun 	struct feature_table_entry*	features;
128*4882a593Smuzhiyun 	unsigned long			board_flags;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun static struct pmac_mb_def pmac_mb;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * Here are the chip specific feature functions
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun 
simple_feature_tweak(struct device_node * node,int type,int reg,u32 mask,int value)136*4882a593Smuzhiyun static inline int simple_feature_tweak(struct device_node *node, int type,
137*4882a593Smuzhiyun 				       int reg, u32 mask, int value)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	struct macio_chip*	macio;
140*4882a593Smuzhiyun 	unsigned long		flags;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	macio = macio_find(node, type);
143*4882a593Smuzhiyun 	if (!macio)
144*4882a593Smuzhiyun 		return -ENODEV;
145*4882a593Smuzhiyun 	LOCK(flags);
146*4882a593Smuzhiyun 	if (value)
147*4882a593Smuzhiyun 		MACIO_BIS(reg, mask);
148*4882a593Smuzhiyun 	else
149*4882a593Smuzhiyun 		MACIO_BIC(reg, mask);
150*4882a593Smuzhiyun 	(void)MACIO_IN32(reg);
151*4882a593Smuzhiyun 	UNLOCK(flags);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #ifndef CONFIG_PPC64
157*4882a593Smuzhiyun 
ohare_htw_scc_enable(struct device_node * node,long param,long value)158*4882a593Smuzhiyun static long ohare_htw_scc_enable(struct device_node *node, long param,
159*4882a593Smuzhiyun 				 long value)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct macio_chip*	macio;
162*4882a593Smuzhiyun 	unsigned long		chan_mask;
163*4882a593Smuzhiyun 	unsigned long		fcr;
164*4882a593Smuzhiyun 	unsigned long		flags;
165*4882a593Smuzhiyun 	int			htw, trans;
166*4882a593Smuzhiyun 	unsigned long		rmask;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	macio = macio_find(node, 0);
169*4882a593Smuzhiyun 	if (!macio)
170*4882a593Smuzhiyun 		return -ENODEV;
171*4882a593Smuzhiyun 	if (of_node_name_eq(node, "ch-a"))
172*4882a593Smuzhiyun 		chan_mask = MACIO_FLAG_SCCA_ON;
173*4882a593Smuzhiyun 	else if (of_node_name_eq(node, "ch-b"))
174*4882a593Smuzhiyun 		chan_mask = MACIO_FLAG_SCCB_ON;
175*4882a593Smuzhiyun 	else
176*4882a593Smuzhiyun 		return -ENODEV;
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	htw = (macio->type == macio_heathrow || macio->type == macio_paddington
179*4882a593Smuzhiyun 		|| macio->type == macio_gatwick);
180*4882a593Smuzhiyun 	/* On these machines, the HRW_SCC_TRANS_EN_N bit mustn't be touched */
181*4882a593Smuzhiyun 	trans = (pmac_mb.model_id != PMAC_TYPE_YOSEMITE &&
182*4882a593Smuzhiyun 		 pmac_mb.model_id != PMAC_TYPE_YIKES);
183*4882a593Smuzhiyun 	if (value) {
184*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
185*4882a593Smuzhiyun 		if ((param & 0xfff) == PMAC_SCC_IRDA)
186*4882a593Smuzhiyun 			pmu_enable_irled(1);
187*4882a593Smuzhiyun #endif /* CONFIG_ADB_PMU */
188*4882a593Smuzhiyun 		LOCK(flags);
189*4882a593Smuzhiyun 		fcr = MACIO_IN32(OHARE_FCR);
190*4882a593Smuzhiyun 		/* Check if scc cell need enabling */
191*4882a593Smuzhiyun 		if (!(fcr & OH_SCC_ENABLE)) {
192*4882a593Smuzhiyun 			fcr |= OH_SCC_ENABLE;
193*4882a593Smuzhiyun 			if (htw) {
194*4882a593Smuzhiyun 				/* Side effect: this will also power up the
195*4882a593Smuzhiyun 				 * modem, but it's too messy to figure out on which
196*4882a593Smuzhiyun 				 * ports this controls the transceiver and on which
197*4882a593Smuzhiyun 				 * it controls the modem
198*4882a593Smuzhiyun 				 */
199*4882a593Smuzhiyun 				if (trans)
200*4882a593Smuzhiyun 					fcr &= ~HRW_SCC_TRANS_EN_N;
201*4882a593Smuzhiyun 				MACIO_OUT32(OHARE_FCR, fcr);
202*4882a593Smuzhiyun 				fcr |= (rmask = HRW_RESET_SCC);
203*4882a593Smuzhiyun 				MACIO_OUT32(OHARE_FCR, fcr);
204*4882a593Smuzhiyun 			} else {
205*4882a593Smuzhiyun 				fcr |= (rmask = OH_SCC_RESET);
206*4882a593Smuzhiyun 				MACIO_OUT32(OHARE_FCR, fcr);
207*4882a593Smuzhiyun 			}
208*4882a593Smuzhiyun 			UNLOCK(flags);
209*4882a593Smuzhiyun 			(void)MACIO_IN32(OHARE_FCR);
210*4882a593Smuzhiyun 			mdelay(15);
211*4882a593Smuzhiyun 			LOCK(flags);
212*4882a593Smuzhiyun 			fcr &= ~rmask;
213*4882a593Smuzhiyun 			MACIO_OUT32(OHARE_FCR, fcr);
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCA_ON)
216*4882a593Smuzhiyun 			fcr |= OH_SCCA_IO;
217*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCB_ON)
218*4882a593Smuzhiyun 			fcr |= OH_SCCB_IO;
219*4882a593Smuzhiyun 		MACIO_OUT32(OHARE_FCR, fcr);
220*4882a593Smuzhiyun 		macio->flags |= chan_mask;
221*4882a593Smuzhiyun 		UNLOCK(flags);
222*4882a593Smuzhiyun 		if (param & PMAC_SCC_FLAG_XMON)
223*4882a593Smuzhiyun 			macio->flags |= MACIO_FLAG_SCC_LOCKED;
224*4882a593Smuzhiyun 	} else {
225*4882a593Smuzhiyun 		if (macio->flags & MACIO_FLAG_SCC_LOCKED)
226*4882a593Smuzhiyun 			return -EPERM;
227*4882a593Smuzhiyun 		LOCK(flags);
228*4882a593Smuzhiyun 		fcr = MACIO_IN32(OHARE_FCR);
229*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCA_ON)
230*4882a593Smuzhiyun 			fcr &= ~OH_SCCA_IO;
231*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCB_ON)
232*4882a593Smuzhiyun 			fcr &= ~OH_SCCB_IO;
233*4882a593Smuzhiyun 		MACIO_OUT32(OHARE_FCR, fcr);
234*4882a593Smuzhiyun 		if ((fcr & (OH_SCCA_IO | OH_SCCB_IO)) == 0) {
235*4882a593Smuzhiyun 			fcr &= ~OH_SCC_ENABLE;
236*4882a593Smuzhiyun 			if (htw && trans)
237*4882a593Smuzhiyun 				fcr |= HRW_SCC_TRANS_EN_N;
238*4882a593Smuzhiyun 			MACIO_OUT32(OHARE_FCR, fcr);
239*4882a593Smuzhiyun 		}
240*4882a593Smuzhiyun 		macio->flags &= ~(chan_mask);
241*4882a593Smuzhiyun 		UNLOCK(flags);
242*4882a593Smuzhiyun 		mdelay(10);
243*4882a593Smuzhiyun #ifdef CONFIG_ADB_PMU
244*4882a593Smuzhiyun 		if ((param & 0xfff) == PMAC_SCC_IRDA)
245*4882a593Smuzhiyun 			pmu_enable_irled(0);
246*4882a593Smuzhiyun #endif /* CONFIG_ADB_PMU */
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 	return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun 
ohare_floppy_enable(struct device_node * node,long param,long value)251*4882a593Smuzhiyun static long ohare_floppy_enable(struct device_node *node, long param,
252*4882a593Smuzhiyun 				long value)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	return simple_feature_tweak(node, macio_ohare,
255*4882a593Smuzhiyun 		OHARE_FCR, OH_FLOPPY_ENABLE, value);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
ohare_mesh_enable(struct device_node * node,long param,long value)258*4882a593Smuzhiyun static long ohare_mesh_enable(struct device_node *node, long param, long value)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun 	return simple_feature_tweak(node, macio_ohare,
261*4882a593Smuzhiyun 		OHARE_FCR, OH_MESH_ENABLE, value);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
ohare_ide_enable(struct device_node * node,long param,long value)264*4882a593Smuzhiyun static long ohare_ide_enable(struct device_node *node, long param, long value)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	switch(param) {
267*4882a593Smuzhiyun 	case 0:
268*4882a593Smuzhiyun 		/* For some reason, setting the bit in set_initial_features()
269*4882a593Smuzhiyun 		 * doesn't stick. I'm still investigating... --BenH.
270*4882a593Smuzhiyun 		 */
271*4882a593Smuzhiyun 		if (value)
272*4882a593Smuzhiyun 			simple_feature_tweak(node, macio_ohare,
273*4882a593Smuzhiyun 				OHARE_FCR, OH_IOBUS_ENABLE, 1);
274*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_ohare,
275*4882a593Smuzhiyun 			OHARE_FCR, OH_IDE0_ENABLE, value);
276*4882a593Smuzhiyun 	case 1:
277*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_ohare,
278*4882a593Smuzhiyun 			OHARE_FCR, OH_BAY_IDE_ENABLE, value);
279*4882a593Smuzhiyun 	default:
280*4882a593Smuzhiyun 		return -ENODEV;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun 
ohare_ide_reset(struct device_node * node,long param,long value)284*4882a593Smuzhiyun static long ohare_ide_reset(struct device_node *node, long param, long value)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun 	switch(param) {
287*4882a593Smuzhiyun 	case 0:
288*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_ohare,
289*4882a593Smuzhiyun 			OHARE_FCR, OH_IDE0_RESET_N, !value);
290*4882a593Smuzhiyun 	case 1:
291*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_ohare,
292*4882a593Smuzhiyun 			OHARE_FCR, OH_IDE1_RESET_N, !value);
293*4882a593Smuzhiyun 	default:
294*4882a593Smuzhiyun 		return -ENODEV;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
ohare_sleep_state(struct device_node * node,long param,long value)298*4882a593Smuzhiyun static long ohare_sleep_state(struct device_node *node, long param, long value)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct macio_chip*	macio = &macio_chips[0];
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	if ((pmac_mb.board_flags & PMAC_MB_CAN_SLEEP) == 0)
303*4882a593Smuzhiyun 		return -EPERM;
304*4882a593Smuzhiyun 	if (value == 1) {
305*4882a593Smuzhiyun 		MACIO_BIC(OHARE_FCR, OH_IOBUS_ENABLE);
306*4882a593Smuzhiyun 	} else if (value == 0) {
307*4882a593Smuzhiyun 		MACIO_BIS(OHARE_FCR, OH_IOBUS_ENABLE);
308*4882a593Smuzhiyun 	}
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return 0;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
heathrow_modem_enable(struct device_node * node,long param,long value)313*4882a593Smuzhiyun static long heathrow_modem_enable(struct device_node *node, long param,
314*4882a593Smuzhiyun 				  long value)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun 	struct macio_chip*	macio;
317*4882a593Smuzhiyun 	u8			gpio;
318*4882a593Smuzhiyun 	unsigned long		flags;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	macio = macio_find(node, macio_unknown);
321*4882a593Smuzhiyun 	if (!macio)
322*4882a593Smuzhiyun 		return -ENODEV;
323*4882a593Smuzhiyun 	gpio = MACIO_IN8(HRW_GPIO_MODEM_RESET) & ~1;
324*4882a593Smuzhiyun 	if (!value) {
325*4882a593Smuzhiyun 		LOCK(flags);
326*4882a593Smuzhiyun 		MACIO_OUT8(HRW_GPIO_MODEM_RESET, gpio);
327*4882a593Smuzhiyun 		UNLOCK(flags);
328*4882a593Smuzhiyun 		(void)MACIO_IN8(HRW_GPIO_MODEM_RESET);
329*4882a593Smuzhiyun 		mdelay(250);
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 	if (pmac_mb.model_id != PMAC_TYPE_YOSEMITE &&
332*4882a593Smuzhiyun 	    pmac_mb.model_id != PMAC_TYPE_YIKES) {
333*4882a593Smuzhiyun 		LOCK(flags);
334*4882a593Smuzhiyun 		if (value)
335*4882a593Smuzhiyun 			MACIO_BIC(HEATHROW_FCR, HRW_SCC_TRANS_EN_N);
336*4882a593Smuzhiyun 		else
337*4882a593Smuzhiyun 			MACIO_BIS(HEATHROW_FCR, HRW_SCC_TRANS_EN_N);
338*4882a593Smuzhiyun 		UNLOCK(flags);
339*4882a593Smuzhiyun 		(void)MACIO_IN32(HEATHROW_FCR);
340*4882a593Smuzhiyun 		mdelay(250);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 	if (value) {
343*4882a593Smuzhiyun 		LOCK(flags);
344*4882a593Smuzhiyun 		MACIO_OUT8(HRW_GPIO_MODEM_RESET, gpio | 1);
345*4882a593Smuzhiyun 		(void)MACIO_IN8(HRW_GPIO_MODEM_RESET);
346*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250); LOCK(flags);
347*4882a593Smuzhiyun 		MACIO_OUT8(HRW_GPIO_MODEM_RESET, gpio);
348*4882a593Smuzhiyun 		(void)MACIO_IN8(HRW_GPIO_MODEM_RESET);
349*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250); LOCK(flags);
350*4882a593Smuzhiyun 		MACIO_OUT8(HRW_GPIO_MODEM_RESET, gpio | 1);
351*4882a593Smuzhiyun 		(void)MACIO_IN8(HRW_GPIO_MODEM_RESET);
352*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250);
353*4882a593Smuzhiyun 	}
354*4882a593Smuzhiyun 	return 0;
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun 
heathrow_floppy_enable(struct device_node * node,long param,long value)357*4882a593Smuzhiyun static long heathrow_floppy_enable(struct device_node *node, long param,
358*4882a593Smuzhiyun 				   long value)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	return simple_feature_tweak(node, macio_unknown,
361*4882a593Smuzhiyun 		HEATHROW_FCR,
362*4882a593Smuzhiyun 		HRW_SWIM_ENABLE|HRW_BAY_FLOPPY_ENABLE,
363*4882a593Smuzhiyun 		value);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun 
heathrow_mesh_enable(struct device_node * node,long param,long value)366*4882a593Smuzhiyun static long heathrow_mesh_enable(struct device_node *node, long param,
367*4882a593Smuzhiyun 				 long value)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct macio_chip*	macio;
370*4882a593Smuzhiyun 	unsigned long		flags;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	macio = macio_find(node, macio_unknown);
373*4882a593Smuzhiyun 	if (!macio)
374*4882a593Smuzhiyun 		return -ENODEV;
375*4882a593Smuzhiyun 	LOCK(flags);
376*4882a593Smuzhiyun 	/* Set clear mesh cell enable */
377*4882a593Smuzhiyun 	if (value)
378*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_MESH_ENABLE);
379*4882a593Smuzhiyun 	else
380*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_MESH_ENABLE);
381*4882a593Smuzhiyun 	(void)MACIO_IN32(HEATHROW_FCR);
382*4882a593Smuzhiyun 	udelay(10);
383*4882a593Smuzhiyun 	/* Set/Clear termination power */
384*4882a593Smuzhiyun 	if (value)
385*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_MBCR, 0x04000000);
386*4882a593Smuzhiyun 	else
387*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_MBCR, 0x04000000);
388*4882a593Smuzhiyun 	(void)MACIO_IN32(HEATHROW_MBCR);
389*4882a593Smuzhiyun 	udelay(10);
390*4882a593Smuzhiyun 	UNLOCK(flags);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
heathrow_ide_enable(struct device_node * node,long param,long value)395*4882a593Smuzhiyun static long heathrow_ide_enable(struct device_node *node, long param,
396*4882a593Smuzhiyun 				long value)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun 	switch(param) {
399*4882a593Smuzhiyun 	case 0:
400*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
401*4882a593Smuzhiyun 			HEATHROW_FCR, HRW_IDE0_ENABLE, value);
402*4882a593Smuzhiyun 	case 1:
403*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
404*4882a593Smuzhiyun 			HEATHROW_FCR, HRW_BAY_IDE_ENABLE, value);
405*4882a593Smuzhiyun 	default:
406*4882a593Smuzhiyun 		return -ENODEV;
407*4882a593Smuzhiyun 	}
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun 
heathrow_ide_reset(struct device_node * node,long param,long value)410*4882a593Smuzhiyun static long heathrow_ide_reset(struct device_node *node, long param,
411*4882a593Smuzhiyun 			       long value)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun 	switch(param) {
414*4882a593Smuzhiyun 	case 0:
415*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
416*4882a593Smuzhiyun 			HEATHROW_FCR, HRW_IDE0_RESET_N, !value);
417*4882a593Smuzhiyun 	case 1:
418*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
419*4882a593Smuzhiyun 			HEATHROW_FCR, HRW_IDE1_RESET_N, !value);
420*4882a593Smuzhiyun 	default:
421*4882a593Smuzhiyun 		return -ENODEV;
422*4882a593Smuzhiyun 	}
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
heathrow_bmac_enable(struct device_node * node,long param,long value)425*4882a593Smuzhiyun static long heathrow_bmac_enable(struct device_node *node, long param,
426*4882a593Smuzhiyun 				 long value)
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun 	struct macio_chip*	macio;
429*4882a593Smuzhiyun 	unsigned long		flags;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	macio = macio_find(node, 0);
432*4882a593Smuzhiyun 	if (!macio)
433*4882a593Smuzhiyun 		return -ENODEV;
434*4882a593Smuzhiyun 	if (value) {
435*4882a593Smuzhiyun 		LOCK(flags);
436*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_BMAC_IO_ENABLE);
437*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_BMAC_RESET);
438*4882a593Smuzhiyun 		UNLOCK(flags);
439*4882a593Smuzhiyun 		(void)MACIO_IN32(HEATHROW_FCR);
440*4882a593Smuzhiyun 		mdelay(10);
441*4882a593Smuzhiyun 		LOCK(flags);
442*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_BMAC_RESET);
443*4882a593Smuzhiyun 		UNLOCK(flags);
444*4882a593Smuzhiyun 		(void)MACIO_IN32(HEATHROW_FCR);
445*4882a593Smuzhiyun 		mdelay(10);
446*4882a593Smuzhiyun 	} else {
447*4882a593Smuzhiyun 		LOCK(flags);
448*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_BMAC_IO_ENABLE);
449*4882a593Smuzhiyun 		UNLOCK(flags);
450*4882a593Smuzhiyun 	}
451*4882a593Smuzhiyun 	return 0;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun 
heathrow_sound_enable(struct device_node * node,long param,long value)454*4882a593Smuzhiyun static long heathrow_sound_enable(struct device_node *node, long param,
455*4882a593Smuzhiyun 				  long value)
456*4882a593Smuzhiyun {
457*4882a593Smuzhiyun 	struct macio_chip*	macio;
458*4882a593Smuzhiyun 	unsigned long		flags;
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 	/* B&W G3 and Yikes don't support that properly (the
461*4882a593Smuzhiyun 	 * sound appear to never come back after being shut down).
462*4882a593Smuzhiyun 	 */
463*4882a593Smuzhiyun 	if (pmac_mb.model_id == PMAC_TYPE_YOSEMITE ||
464*4882a593Smuzhiyun 	    pmac_mb.model_id == PMAC_TYPE_YIKES)
465*4882a593Smuzhiyun 		return 0;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	macio = macio_find(node, 0);
468*4882a593Smuzhiyun 	if (!macio)
469*4882a593Smuzhiyun 		return -ENODEV;
470*4882a593Smuzhiyun 	if (value) {
471*4882a593Smuzhiyun 		LOCK(flags);
472*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_SOUND_CLK_ENABLE);
473*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_SOUND_POWER_N);
474*4882a593Smuzhiyun 		UNLOCK(flags);
475*4882a593Smuzhiyun 		(void)MACIO_IN32(HEATHROW_FCR);
476*4882a593Smuzhiyun 	} else {
477*4882a593Smuzhiyun 		LOCK(flags);
478*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_SOUND_POWER_N);
479*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_SOUND_CLK_ENABLE);
480*4882a593Smuzhiyun 		UNLOCK(flags);
481*4882a593Smuzhiyun 	}
482*4882a593Smuzhiyun 	return 0;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun static u32 save_fcr[6];
486*4882a593Smuzhiyun static u32 save_mbcr;
487*4882a593Smuzhiyun static struct dbdma_regs save_dbdma[13];
488*4882a593Smuzhiyun static struct dbdma_regs save_alt_dbdma[13];
489*4882a593Smuzhiyun 
dbdma_save(struct macio_chip * macio,struct dbdma_regs * save)490*4882a593Smuzhiyun static void dbdma_save(struct macio_chip *macio, struct dbdma_regs *save)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	int i;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	/* Save state & config of DBDMA channels */
495*4882a593Smuzhiyun 	for (i = 0; i < 13; i++) {
496*4882a593Smuzhiyun 		volatile struct dbdma_regs __iomem * chan = (void __iomem *)
497*4882a593Smuzhiyun 			(macio->base + ((0x8000+i*0x100)>>2));
498*4882a593Smuzhiyun 		save[i].cmdptr_hi = in_le32(&chan->cmdptr_hi);
499*4882a593Smuzhiyun 		save[i].cmdptr = in_le32(&chan->cmdptr);
500*4882a593Smuzhiyun 		save[i].intr_sel = in_le32(&chan->intr_sel);
501*4882a593Smuzhiyun 		save[i].br_sel = in_le32(&chan->br_sel);
502*4882a593Smuzhiyun 		save[i].wait_sel = in_le32(&chan->wait_sel);
503*4882a593Smuzhiyun 	}
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
dbdma_restore(struct macio_chip * macio,struct dbdma_regs * save)506*4882a593Smuzhiyun static void dbdma_restore(struct macio_chip *macio, struct dbdma_regs *save)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	int i;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	/* Save state & config of DBDMA channels */
511*4882a593Smuzhiyun 	for (i = 0; i < 13; i++) {
512*4882a593Smuzhiyun 		volatile struct dbdma_regs __iomem * chan = (void __iomem *)
513*4882a593Smuzhiyun 			(macio->base + ((0x8000+i*0x100)>>2));
514*4882a593Smuzhiyun 		out_le32(&chan->control, (ACTIVE|DEAD|WAKE|FLUSH|PAUSE|RUN)<<16);
515*4882a593Smuzhiyun 		while (in_le32(&chan->status) & ACTIVE)
516*4882a593Smuzhiyun 			mb();
517*4882a593Smuzhiyun 		out_le32(&chan->cmdptr_hi, save[i].cmdptr_hi);
518*4882a593Smuzhiyun 		out_le32(&chan->cmdptr, save[i].cmdptr);
519*4882a593Smuzhiyun 		out_le32(&chan->intr_sel, save[i].intr_sel);
520*4882a593Smuzhiyun 		out_le32(&chan->br_sel, save[i].br_sel);
521*4882a593Smuzhiyun 		out_le32(&chan->wait_sel, save[i].wait_sel);
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun 
heathrow_sleep(struct macio_chip * macio,int secondary)525*4882a593Smuzhiyun static void heathrow_sleep(struct macio_chip *macio, int secondary)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	if (secondary) {
528*4882a593Smuzhiyun 		dbdma_save(macio, save_alt_dbdma);
529*4882a593Smuzhiyun 		save_fcr[2] = MACIO_IN32(0x38);
530*4882a593Smuzhiyun 		save_fcr[3] = MACIO_IN32(0x3c);
531*4882a593Smuzhiyun 	} else {
532*4882a593Smuzhiyun 		dbdma_save(macio, save_dbdma);
533*4882a593Smuzhiyun 		save_fcr[0] = MACIO_IN32(0x38);
534*4882a593Smuzhiyun 		save_fcr[1] = MACIO_IN32(0x3c);
535*4882a593Smuzhiyun 		save_mbcr = MACIO_IN32(0x34);
536*4882a593Smuzhiyun 		/* Make sure sound is shut down */
537*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_SOUND_POWER_N);
538*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_SOUND_CLK_ENABLE);
539*4882a593Smuzhiyun 		/* This seems to be necessary as well or the fan
540*4882a593Smuzhiyun 		 * keeps coming up and battery drains fast */
541*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_IOBUS_ENABLE);
542*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_IDE0_RESET_N);
543*4882a593Smuzhiyun 		/* Make sure eth is down even if module or sleep
544*4882a593Smuzhiyun 		 * won't work properly */
545*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_BMAC_IO_ENABLE | HRW_BMAC_RESET);
546*4882a593Smuzhiyun 	}
547*4882a593Smuzhiyun 	/* Make sure modem is shut down */
548*4882a593Smuzhiyun 	MACIO_OUT8(HRW_GPIO_MODEM_RESET,
549*4882a593Smuzhiyun 		MACIO_IN8(HRW_GPIO_MODEM_RESET) & ~1);
550*4882a593Smuzhiyun 	MACIO_BIS(HEATHROW_FCR, HRW_SCC_TRANS_EN_N);
551*4882a593Smuzhiyun 	MACIO_BIC(HEATHROW_FCR, OH_SCCA_IO|OH_SCCB_IO|HRW_SCC_ENABLE);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	/* Let things settle */
554*4882a593Smuzhiyun 	(void)MACIO_IN32(HEATHROW_FCR);
555*4882a593Smuzhiyun }
556*4882a593Smuzhiyun 
heathrow_wakeup(struct macio_chip * macio,int secondary)557*4882a593Smuzhiyun static void heathrow_wakeup(struct macio_chip *macio, int secondary)
558*4882a593Smuzhiyun {
559*4882a593Smuzhiyun 	if (secondary) {
560*4882a593Smuzhiyun 		MACIO_OUT32(0x38, save_fcr[2]);
561*4882a593Smuzhiyun 		(void)MACIO_IN32(0x38);
562*4882a593Smuzhiyun 		mdelay(1);
563*4882a593Smuzhiyun 		MACIO_OUT32(0x3c, save_fcr[3]);
564*4882a593Smuzhiyun 		(void)MACIO_IN32(0x38);
565*4882a593Smuzhiyun 		mdelay(10);
566*4882a593Smuzhiyun 		dbdma_restore(macio, save_alt_dbdma);
567*4882a593Smuzhiyun 	} else {
568*4882a593Smuzhiyun 		MACIO_OUT32(0x38, save_fcr[0] | HRW_IOBUS_ENABLE);
569*4882a593Smuzhiyun 		(void)MACIO_IN32(0x38);
570*4882a593Smuzhiyun 		mdelay(1);
571*4882a593Smuzhiyun 		MACIO_OUT32(0x3c, save_fcr[1]);
572*4882a593Smuzhiyun 		(void)MACIO_IN32(0x38);
573*4882a593Smuzhiyun 		mdelay(1);
574*4882a593Smuzhiyun 		MACIO_OUT32(0x34, save_mbcr);
575*4882a593Smuzhiyun 		(void)MACIO_IN32(0x38);
576*4882a593Smuzhiyun 		mdelay(10);
577*4882a593Smuzhiyun 		dbdma_restore(macio, save_dbdma);
578*4882a593Smuzhiyun 	}
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
heathrow_sleep_state(struct device_node * node,long param,long value)581*4882a593Smuzhiyun static long heathrow_sleep_state(struct device_node *node, long param,
582*4882a593Smuzhiyun 				 long value)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	if ((pmac_mb.board_flags & PMAC_MB_CAN_SLEEP) == 0)
585*4882a593Smuzhiyun 		return -EPERM;
586*4882a593Smuzhiyun 	if (value == 1) {
587*4882a593Smuzhiyun 		if (macio_chips[1].type == macio_gatwick)
588*4882a593Smuzhiyun 			heathrow_sleep(&macio_chips[0], 1);
589*4882a593Smuzhiyun 		heathrow_sleep(&macio_chips[0], 0);
590*4882a593Smuzhiyun 	} else if (value == 0) {
591*4882a593Smuzhiyun 		heathrow_wakeup(&macio_chips[0], 0);
592*4882a593Smuzhiyun 		if (macio_chips[1].type == macio_gatwick)
593*4882a593Smuzhiyun 			heathrow_wakeup(&macio_chips[0], 1);
594*4882a593Smuzhiyun 	}
595*4882a593Smuzhiyun 	return 0;
596*4882a593Smuzhiyun }
597*4882a593Smuzhiyun 
core99_scc_enable(struct device_node * node,long param,long value)598*4882a593Smuzhiyun static long core99_scc_enable(struct device_node *node, long param, long value)
599*4882a593Smuzhiyun {
600*4882a593Smuzhiyun 	struct macio_chip*	macio;
601*4882a593Smuzhiyun 	unsigned long		flags;
602*4882a593Smuzhiyun 	unsigned long		chan_mask;
603*4882a593Smuzhiyun 	u32			fcr;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	macio = macio_find(node, 0);
606*4882a593Smuzhiyun 	if (!macio)
607*4882a593Smuzhiyun 		return -ENODEV;
608*4882a593Smuzhiyun 	if (of_node_name_eq(node, "ch-a"))
609*4882a593Smuzhiyun 		chan_mask = MACIO_FLAG_SCCA_ON;
610*4882a593Smuzhiyun 	else if (of_node_name_eq(node, "ch-b"))
611*4882a593Smuzhiyun 		chan_mask = MACIO_FLAG_SCCB_ON;
612*4882a593Smuzhiyun 	else
613*4882a593Smuzhiyun 		return -ENODEV;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 	if (value) {
616*4882a593Smuzhiyun 		int need_reset_scc = 0;
617*4882a593Smuzhiyun 		int need_reset_irda = 0;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 		LOCK(flags);
620*4882a593Smuzhiyun 		fcr = MACIO_IN32(KEYLARGO_FCR0);
621*4882a593Smuzhiyun 		/* Check if scc cell need enabling */
622*4882a593Smuzhiyun 		if (!(fcr & KL0_SCC_CELL_ENABLE)) {
623*4882a593Smuzhiyun 			fcr |= KL0_SCC_CELL_ENABLE;
624*4882a593Smuzhiyun 			need_reset_scc = 1;
625*4882a593Smuzhiyun 		}
626*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCA_ON) {
627*4882a593Smuzhiyun 			fcr |= KL0_SCCA_ENABLE;
628*4882a593Smuzhiyun 			/* Don't enable line drivers for I2S modem */
629*4882a593Smuzhiyun 			if ((param & 0xfff) == PMAC_SCC_I2S1)
630*4882a593Smuzhiyun 				fcr &= ~KL0_SCC_A_INTF_ENABLE;
631*4882a593Smuzhiyun 			else
632*4882a593Smuzhiyun 				fcr |= KL0_SCC_A_INTF_ENABLE;
633*4882a593Smuzhiyun 		}
634*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCB_ON) {
635*4882a593Smuzhiyun 			fcr |= KL0_SCCB_ENABLE;
636*4882a593Smuzhiyun 			/* Perform irda specific inits */
637*4882a593Smuzhiyun 			if ((param & 0xfff) == PMAC_SCC_IRDA) {
638*4882a593Smuzhiyun 				fcr &= ~KL0_SCC_B_INTF_ENABLE;
639*4882a593Smuzhiyun 				fcr |= KL0_IRDA_ENABLE;
640*4882a593Smuzhiyun 				fcr |= KL0_IRDA_CLK32_ENABLE | KL0_IRDA_CLK19_ENABLE;
641*4882a593Smuzhiyun 				fcr |= KL0_IRDA_SOURCE1_SEL;
642*4882a593Smuzhiyun 				fcr &= ~(KL0_IRDA_FAST_CONNECT|KL0_IRDA_DEFAULT1|KL0_IRDA_DEFAULT0);
643*4882a593Smuzhiyun 				fcr &= ~(KL0_IRDA_SOURCE2_SEL|KL0_IRDA_HIGH_BAND);
644*4882a593Smuzhiyun 				need_reset_irda = 1;
645*4882a593Smuzhiyun 			} else
646*4882a593Smuzhiyun 				fcr |= KL0_SCC_B_INTF_ENABLE;
647*4882a593Smuzhiyun 		}
648*4882a593Smuzhiyun 		MACIO_OUT32(KEYLARGO_FCR0, fcr);
649*4882a593Smuzhiyun 		macio->flags |= chan_mask;
650*4882a593Smuzhiyun 		if (need_reset_scc)  {
651*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR0, KL0_SCC_RESET);
652*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
653*4882a593Smuzhiyun 			UNLOCK(flags);
654*4882a593Smuzhiyun 			mdelay(15);
655*4882a593Smuzhiyun 			LOCK(flags);
656*4882a593Smuzhiyun 			MACIO_BIC(KEYLARGO_FCR0, KL0_SCC_RESET);
657*4882a593Smuzhiyun 		}
658*4882a593Smuzhiyun 		if (need_reset_irda)  {
659*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR0, KL0_IRDA_RESET);
660*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
661*4882a593Smuzhiyun 			UNLOCK(flags);
662*4882a593Smuzhiyun 			mdelay(15);
663*4882a593Smuzhiyun 			LOCK(flags);
664*4882a593Smuzhiyun 			MACIO_BIC(KEYLARGO_FCR0, KL0_IRDA_RESET);
665*4882a593Smuzhiyun 		}
666*4882a593Smuzhiyun 		UNLOCK(flags);
667*4882a593Smuzhiyun 		if (param & PMAC_SCC_FLAG_XMON)
668*4882a593Smuzhiyun 			macio->flags |= MACIO_FLAG_SCC_LOCKED;
669*4882a593Smuzhiyun 	} else {
670*4882a593Smuzhiyun 		if (macio->flags & MACIO_FLAG_SCC_LOCKED)
671*4882a593Smuzhiyun 			return -EPERM;
672*4882a593Smuzhiyun 		LOCK(flags);
673*4882a593Smuzhiyun 		fcr = MACIO_IN32(KEYLARGO_FCR0);
674*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCA_ON)
675*4882a593Smuzhiyun 			fcr &= ~KL0_SCCA_ENABLE;
676*4882a593Smuzhiyun 		if (chan_mask & MACIO_FLAG_SCCB_ON) {
677*4882a593Smuzhiyun 			fcr &= ~KL0_SCCB_ENABLE;
678*4882a593Smuzhiyun 			/* Perform irda specific clears */
679*4882a593Smuzhiyun 			if ((param & 0xfff) == PMAC_SCC_IRDA) {
680*4882a593Smuzhiyun 				fcr &= ~KL0_IRDA_ENABLE;
681*4882a593Smuzhiyun 				fcr &= ~(KL0_IRDA_CLK32_ENABLE | KL0_IRDA_CLK19_ENABLE);
682*4882a593Smuzhiyun 				fcr &= ~(KL0_IRDA_FAST_CONNECT|KL0_IRDA_DEFAULT1|KL0_IRDA_DEFAULT0);
683*4882a593Smuzhiyun 				fcr &= ~(KL0_IRDA_SOURCE1_SEL|KL0_IRDA_SOURCE2_SEL|KL0_IRDA_HIGH_BAND);
684*4882a593Smuzhiyun 			}
685*4882a593Smuzhiyun 		}
686*4882a593Smuzhiyun 		MACIO_OUT32(KEYLARGO_FCR0, fcr);
687*4882a593Smuzhiyun 		if ((fcr & (KL0_SCCA_ENABLE | KL0_SCCB_ENABLE)) == 0) {
688*4882a593Smuzhiyun 			fcr &= ~KL0_SCC_CELL_ENABLE;
689*4882a593Smuzhiyun 			MACIO_OUT32(KEYLARGO_FCR0, fcr);
690*4882a593Smuzhiyun 		}
691*4882a593Smuzhiyun 		macio->flags &= ~(chan_mask);
692*4882a593Smuzhiyun 		UNLOCK(flags);
693*4882a593Smuzhiyun 		mdelay(10);
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 	return 0;
696*4882a593Smuzhiyun }
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun static long
core99_modem_enable(struct device_node * node,long param,long value)699*4882a593Smuzhiyun core99_modem_enable(struct device_node *node, long param, long value)
700*4882a593Smuzhiyun {
701*4882a593Smuzhiyun 	struct macio_chip*	macio;
702*4882a593Smuzhiyun 	u8			gpio;
703*4882a593Smuzhiyun 	unsigned long		flags;
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	/* Hack for internal USB modem */
706*4882a593Smuzhiyun 	if (node == NULL) {
707*4882a593Smuzhiyun 		if (macio_chips[0].type != macio_keylargo)
708*4882a593Smuzhiyun 			return -ENODEV;
709*4882a593Smuzhiyun 		node = macio_chips[0].of_node;
710*4882a593Smuzhiyun 	}
711*4882a593Smuzhiyun 	macio = macio_find(node, 0);
712*4882a593Smuzhiyun 	if (!macio)
713*4882a593Smuzhiyun 		return -ENODEV;
714*4882a593Smuzhiyun 	gpio = MACIO_IN8(KL_GPIO_MODEM_RESET);
715*4882a593Smuzhiyun 	gpio |= KEYLARGO_GPIO_OUTPUT_ENABLE;
716*4882a593Smuzhiyun 	gpio &= ~KEYLARGO_GPIO_OUTOUT_DATA;
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	if (!value) {
719*4882a593Smuzhiyun 		LOCK(flags);
720*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio);
721*4882a593Smuzhiyun 		UNLOCK(flags);
722*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
723*4882a593Smuzhiyun 		mdelay(250);
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 	LOCK(flags);
726*4882a593Smuzhiyun 	if (value) {
727*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR2, KL2_ALT_DATA_OUT);
728*4882a593Smuzhiyun 		UNLOCK(flags);
729*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR2);
730*4882a593Smuzhiyun 		mdelay(250);
731*4882a593Smuzhiyun 	} else {
732*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR2, KL2_ALT_DATA_OUT);
733*4882a593Smuzhiyun 		UNLOCK(flags);
734*4882a593Smuzhiyun 	}
735*4882a593Smuzhiyun 	if (value) {
736*4882a593Smuzhiyun 		LOCK(flags);
737*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio | KEYLARGO_GPIO_OUTOUT_DATA);
738*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
739*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250); LOCK(flags);
740*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio);
741*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
742*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250); LOCK(flags);
743*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio | KEYLARGO_GPIO_OUTOUT_DATA);
744*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
745*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250);
746*4882a593Smuzhiyun 	}
747*4882a593Smuzhiyun 	return 0;
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
750*4882a593Smuzhiyun static long
pangea_modem_enable(struct device_node * node,long param,long value)751*4882a593Smuzhiyun pangea_modem_enable(struct device_node *node, long param, long value)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct macio_chip*	macio;
754*4882a593Smuzhiyun 	u8			gpio;
755*4882a593Smuzhiyun 	unsigned long		flags;
756*4882a593Smuzhiyun 
757*4882a593Smuzhiyun 	/* Hack for internal USB modem */
758*4882a593Smuzhiyun 	if (node == NULL) {
759*4882a593Smuzhiyun 		if (macio_chips[0].type != macio_pangea &&
760*4882a593Smuzhiyun 		    macio_chips[0].type != macio_intrepid)
761*4882a593Smuzhiyun 			return -ENODEV;
762*4882a593Smuzhiyun 		node = macio_chips[0].of_node;
763*4882a593Smuzhiyun 	}
764*4882a593Smuzhiyun 	macio = macio_find(node, 0);
765*4882a593Smuzhiyun 	if (!macio)
766*4882a593Smuzhiyun 		return -ENODEV;
767*4882a593Smuzhiyun 	gpio = MACIO_IN8(KL_GPIO_MODEM_RESET);
768*4882a593Smuzhiyun 	gpio |= KEYLARGO_GPIO_OUTPUT_ENABLE;
769*4882a593Smuzhiyun 	gpio &= ~KEYLARGO_GPIO_OUTOUT_DATA;
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	if (!value) {
772*4882a593Smuzhiyun 		LOCK(flags);
773*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio);
774*4882a593Smuzhiyun 		UNLOCK(flags);
775*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
776*4882a593Smuzhiyun 		mdelay(250);
777*4882a593Smuzhiyun 	}
778*4882a593Smuzhiyun 	LOCK(flags);
779*4882a593Smuzhiyun 	if (value) {
780*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_POWER,
781*4882a593Smuzhiyun 			KEYLARGO_GPIO_OUTPUT_ENABLE);
782*4882a593Smuzhiyun 		UNLOCK(flags);
783*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR2);
784*4882a593Smuzhiyun 		mdelay(250);
785*4882a593Smuzhiyun 	} else {
786*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_POWER,
787*4882a593Smuzhiyun 			KEYLARGO_GPIO_OUTPUT_ENABLE | KEYLARGO_GPIO_OUTOUT_DATA);
788*4882a593Smuzhiyun 		UNLOCK(flags);
789*4882a593Smuzhiyun 	}
790*4882a593Smuzhiyun 	if (value) {
791*4882a593Smuzhiyun 		LOCK(flags);
792*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio | KEYLARGO_GPIO_OUTOUT_DATA);
793*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
794*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250); LOCK(flags);
795*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio);
796*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
797*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250); LOCK(flags);
798*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_MODEM_RESET, gpio | KEYLARGO_GPIO_OUTOUT_DATA);
799*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_MODEM_RESET);
800*4882a593Smuzhiyun 		UNLOCK(flags); mdelay(250);
801*4882a593Smuzhiyun 	}
802*4882a593Smuzhiyun 	return 0;
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun static long
core99_ata100_enable(struct device_node * node,long value)806*4882a593Smuzhiyun core99_ata100_enable(struct device_node *node, long value)
807*4882a593Smuzhiyun {
808*4882a593Smuzhiyun 	unsigned long flags;
809*4882a593Smuzhiyun 	struct pci_dev *pdev = NULL;
810*4882a593Smuzhiyun 	u8 pbus, pid;
811*4882a593Smuzhiyun 	int rc;
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	if (uninorth_rev < 0x24)
814*4882a593Smuzhiyun 		return -ENODEV;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	LOCK(flags);
817*4882a593Smuzhiyun 	if (value)
818*4882a593Smuzhiyun 		UN_BIS(UNI_N_CLOCK_CNTL, UNI_N_CLOCK_CNTL_ATA100);
819*4882a593Smuzhiyun 	else
820*4882a593Smuzhiyun 		UN_BIC(UNI_N_CLOCK_CNTL, UNI_N_CLOCK_CNTL_ATA100);
821*4882a593Smuzhiyun 	(void)UN_IN(UNI_N_CLOCK_CNTL);
822*4882a593Smuzhiyun 	UNLOCK(flags);
823*4882a593Smuzhiyun 	udelay(20);
824*4882a593Smuzhiyun 
825*4882a593Smuzhiyun 	if (value) {
826*4882a593Smuzhiyun 		if (pci_device_from_OF_node(node, &pbus, &pid) == 0)
827*4882a593Smuzhiyun 			pdev = pci_get_domain_bus_and_slot(0, pbus, pid);
828*4882a593Smuzhiyun 		if (pdev == NULL)
829*4882a593Smuzhiyun 			return 0;
830*4882a593Smuzhiyun 		rc = pci_enable_device(pdev);
831*4882a593Smuzhiyun 		if (rc == 0)
832*4882a593Smuzhiyun 			pci_set_master(pdev);
833*4882a593Smuzhiyun 		pci_dev_put(pdev);
834*4882a593Smuzhiyun 		if (rc)
835*4882a593Smuzhiyun 			return rc;
836*4882a593Smuzhiyun 	}
837*4882a593Smuzhiyun 	return 0;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun 
840*4882a593Smuzhiyun static long
core99_ide_enable(struct device_node * node,long param,long value)841*4882a593Smuzhiyun core99_ide_enable(struct device_node *node, long param, long value)
842*4882a593Smuzhiyun {
843*4882a593Smuzhiyun 	/* Bus ID 0 to 2 are KeyLargo based IDE, busID 3 is U2
844*4882a593Smuzhiyun 	 * based ata-100
845*4882a593Smuzhiyun 	 */
846*4882a593Smuzhiyun 	switch(param) {
847*4882a593Smuzhiyun 	    case 0:
848*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
849*4882a593Smuzhiyun 			KEYLARGO_FCR1, KL1_EIDE0_ENABLE, value);
850*4882a593Smuzhiyun 	    case 1:
851*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
852*4882a593Smuzhiyun 			KEYLARGO_FCR1, KL1_EIDE1_ENABLE, value);
853*4882a593Smuzhiyun 	    case 2:
854*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
855*4882a593Smuzhiyun 			KEYLARGO_FCR1, KL1_UIDE_ENABLE, value);
856*4882a593Smuzhiyun 	    case 3:
857*4882a593Smuzhiyun 		return core99_ata100_enable(node, value);
858*4882a593Smuzhiyun 	    default:
859*4882a593Smuzhiyun 		return -ENODEV;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static long
core99_ide_reset(struct device_node * node,long param,long value)864*4882a593Smuzhiyun core99_ide_reset(struct device_node *node, long param, long value)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun 	switch(param) {
867*4882a593Smuzhiyun 	    case 0:
868*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
869*4882a593Smuzhiyun 			KEYLARGO_FCR1, KL1_EIDE0_RESET_N, !value);
870*4882a593Smuzhiyun 	    case 1:
871*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
872*4882a593Smuzhiyun 			KEYLARGO_FCR1, KL1_EIDE1_RESET_N, !value);
873*4882a593Smuzhiyun 	    case 2:
874*4882a593Smuzhiyun 		return simple_feature_tweak(node, macio_unknown,
875*4882a593Smuzhiyun 			KEYLARGO_FCR1, KL1_UIDE_RESET_N, !value);
876*4882a593Smuzhiyun 	    default:
877*4882a593Smuzhiyun 		return -ENODEV;
878*4882a593Smuzhiyun 	}
879*4882a593Smuzhiyun }
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun static long
core99_gmac_enable(struct device_node * node,long param,long value)882*4882a593Smuzhiyun core99_gmac_enable(struct device_node *node, long param, long value)
883*4882a593Smuzhiyun {
884*4882a593Smuzhiyun 	unsigned long flags;
885*4882a593Smuzhiyun 
886*4882a593Smuzhiyun 	LOCK(flags);
887*4882a593Smuzhiyun 	if (value)
888*4882a593Smuzhiyun 		UN_BIS(UNI_N_CLOCK_CNTL, UNI_N_CLOCK_CNTL_GMAC);
889*4882a593Smuzhiyun 	else
890*4882a593Smuzhiyun 		UN_BIC(UNI_N_CLOCK_CNTL, UNI_N_CLOCK_CNTL_GMAC);
891*4882a593Smuzhiyun 	(void)UN_IN(UNI_N_CLOCK_CNTL);
892*4882a593Smuzhiyun 	UNLOCK(flags);
893*4882a593Smuzhiyun 	udelay(20);
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	return 0;
896*4882a593Smuzhiyun }
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun static long
core99_gmac_phy_reset(struct device_node * node,long param,long value)899*4882a593Smuzhiyun core99_gmac_phy_reset(struct device_node *node, long param, long value)
900*4882a593Smuzhiyun {
901*4882a593Smuzhiyun 	unsigned long flags;
902*4882a593Smuzhiyun 	struct macio_chip *macio;
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	macio = &macio_chips[0];
905*4882a593Smuzhiyun 	if (macio->type != macio_keylargo && macio->type != macio_pangea &&
906*4882a593Smuzhiyun 	    macio->type != macio_intrepid)
907*4882a593Smuzhiyun 		return -ENODEV;
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 	LOCK(flags);
910*4882a593Smuzhiyun 	MACIO_OUT8(KL_GPIO_ETH_PHY_RESET, KEYLARGO_GPIO_OUTPUT_ENABLE);
911*4882a593Smuzhiyun 	(void)MACIO_IN8(KL_GPIO_ETH_PHY_RESET);
912*4882a593Smuzhiyun 	UNLOCK(flags);
913*4882a593Smuzhiyun 	mdelay(10);
914*4882a593Smuzhiyun 	LOCK(flags);
915*4882a593Smuzhiyun 	MACIO_OUT8(KL_GPIO_ETH_PHY_RESET, /*KEYLARGO_GPIO_OUTPUT_ENABLE | */
916*4882a593Smuzhiyun 		KEYLARGO_GPIO_OUTOUT_DATA);
917*4882a593Smuzhiyun 	UNLOCK(flags);
918*4882a593Smuzhiyun 	mdelay(10);
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	return 0;
921*4882a593Smuzhiyun }
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun static long
core99_sound_chip_enable(struct device_node * node,long param,long value)924*4882a593Smuzhiyun core99_sound_chip_enable(struct device_node *node, long param, long value)
925*4882a593Smuzhiyun {
926*4882a593Smuzhiyun 	struct macio_chip*	macio;
927*4882a593Smuzhiyun 	unsigned long		flags;
928*4882a593Smuzhiyun 
929*4882a593Smuzhiyun 	macio = macio_find(node, 0);
930*4882a593Smuzhiyun 	if (!macio)
931*4882a593Smuzhiyun 		return -ENODEV;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	/* Do a better probe code, screamer G4 desktops &
934*4882a593Smuzhiyun 	 * iMacs can do that too, add a recalibrate  in
935*4882a593Smuzhiyun 	 * the driver as well
936*4882a593Smuzhiyun 	 */
937*4882a593Smuzhiyun 	if (pmac_mb.model_id == PMAC_TYPE_PISMO ||
938*4882a593Smuzhiyun 	    pmac_mb.model_id == PMAC_TYPE_TITANIUM) {
939*4882a593Smuzhiyun 		LOCK(flags);
940*4882a593Smuzhiyun 		if (value)
941*4882a593Smuzhiyun 			MACIO_OUT8(KL_GPIO_SOUND_POWER,
942*4882a593Smuzhiyun 				KEYLARGO_GPIO_OUTPUT_ENABLE |
943*4882a593Smuzhiyun 				KEYLARGO_GPIO_OUTOUT_DATA);
944*4882a593Smuzhiyun 		else
945*4882a593Smuzhiyun 			MACIO_OUT8(KL_GPIO_SOUND_POWER,
946*4882a593Smuzhiyun 				KEYLARGO_GPIO_OUTPUT_ENABLE);
947*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_SOUND_POWER);
948*4882a593Smuzhiyun 		UNLOCK(flags);
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 	return 0;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
953*4882a593Smuzhiyun static long
core99_airport_enable(struct device_node * node,long param,long value)954*4882a593Smuzhiyun core99_airport_enable(struct device_node *node, long param, long value)
955*4882a593Smuzhiyun {
956*4882a593Smuzhiyun 	struct macio_chip*	macio;
957*4882a593Smuzhiyun 	unsigned long		flags;
958*4882a593Smuzhiyun 	int			state;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	macio = macio_find(node, 0);
961*4882a593Smuzhiyun 	if (!macio)
962*4882a593Smuzhiyun 		return -ENODEV;
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	/* Hint: we allow passing of macio itself for the sake of the
965*4882a593Smuzhiyun 	 * sleep code
966*4882a593Smuzhiyun 	 */
967*4882a593Smuzhiyun 	if (node != macio->of_node &&
968*4882a593Smuzhiyun 	    (!node->parent || node->parent != macio->of_node))
969*4882a593Smuzhiyun 		return -ENODEV;
970*4882a593Smuzhiyun 	state = (macio->flags & MACIO_FLAG_AIRPORT_ON) != 0;
971*4882a593Smuzhiyun 	if (value == state)
972*4882a593Smuzhiyun 		return 0;
973*4882a593Smuzhiyun 	if (value) {
974*4882a593Smuzhiyun 		/* This code is a reproduction of OF enable-cardslot
975*4882a593Smuzhiyun 		 * and init-wireless methods, slightly hacked until
976*4882a593Smuzhiyun 		 * I got it working.
977*4882a593Smuzhiyun 		 */
978*4882a593Smuzhiyun 		LOCK(flags);
979*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_0+0xf, 5);
980*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_0+0xf);
981*4882a593Smuzhiyun 		UNLOCK(flags);
982*4882a593Smuzhiyun 		mdelay(10);
983*4882a593Smuzhiyun 		LOCK(flags);
984*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_0+0xf, 4);
985*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_0+0xf);
986*4882a593Smuzhiyun 		UNLOCK(flags);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 		mdelay(10);
989*4882a593Smuzhiyun 
990*4882a593Smuzhiyun 		LOCK(flags);
991*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR2, KL2_CARDSEL_16);
992*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR2);
993*4882a593Smuzhiyun 		udelay(10);
994*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_EXTINT_0+0xb, 0);
995*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_EXTINT_0+0xb);
996*4882a593Smuzhiyun 		udelay(10);
997*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_EXTINT_0+0xa, 0x28);
998*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_EXTINT_0+0xa);
999*4882a593Smuzhiyun 		udelay(10);
1000*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_EXTINT_0+0xd, 0x28);
1001*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_EXTINT_0+0xd);
1002*4882a593Smuzhiyun 		udelay(10);
1003*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_0+0xd, 0x28);
1004*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_0+0xd);
1005*4882a593Smuzhiyun 		udelay(10);
1006*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_0+0xe, 0x28);
1007*4882a593Smuzhiyun 		(void)MACIO_IN8(KEYLARGO_GPIO_0+0xe);
1008*4882a593Smuzhiyun 		UNLOCK(flags);
1009*4882a593Smuzhiyun 		udelay(10);
1010*4882a593Smuzhiyun 		MACIO_OUT32(0x1c000, 0);
1011*4882a593Smuzhiyun 		mdelay(1);
1012*4882a593Smuzhiyun 		MACIO_OUT8(0x1a3e0, 0x41);
1013*4882a593Smuzhiyun 		(void)MACIO_IN8(0x1a3e0);
1014*4882a593Smuzhiyun 		udelay(10);
1015*4882a593Smuzhiyun 		LOCK(flags);
1016*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR2, KL2_CARDSEL_16);
1017*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR2);
1018*4882a593Smuzhiyun 		UNLOCK(flags);
1019*4882a593Smuzhiyun 		mdelay(100);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 		macio->flags |= MACIO_FLAG_AIRPORT_ON;
1022*4882a593Smuzhiyun 	} else {
1023*4882a593Smuzhiyun 		LOCK(flags);
1024*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR2, KL2_CARDSEL_16);
1025*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR2);
1026*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_AIRPORT_0, 0);
1027*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_AIRPORT_1, 0);
1028*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_AIRPORT_2, 0);
1029*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_AIRPORT_3, 0);
1030*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_AIRPORT_4, 0);
1031*4882a593Smuzhiyun 		(void)MACIO_IN8(KL_GPIO_AIRPORT_4);
1032*4882a593Smuzhiyun 		UNLOCK(flags);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 		macio->flags &= ~MACIO_FLAG_AIRPORT_ON;
1035*4882a593Smuzhiyun 	}
1036*4882a593Smuzhiyun 	return 0;
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun #ifdef CONFIG_SMP
1040*4882a593Smuzhiyun static long
core99_reset_cpu(struct device_node * node,long param,long value)1041*4882a593Smuzhiyun core99_reset_cpu(struct device_node *node, long param, long value)
1042*4882a593Smuzhiyun {
1043*4882a593Smuzhiyun 	unsigned int reset_io = 0;
1044*4882a593Smuzhiyun 	unsigned long flags;
1045*4882a593Smuzhiyun 	struct macio_chip *macio;
1046*4882a593Smuzhiyun 	struct device_node *np;
1047*4882a593Smuzhiyun 	const int dflt_reset_lines[] = {	KL_GPIO_RESET_CPU0,
1048*4882a593Smuzhiyun 						KL_GPIO_RESET_CPU1,
1049*4882a593Smuzhiyun 						KL_GPIO_RESET_CPU2,
1050*4882a593Smuzhiyun 						KL_GPIO_RESET_CPU3 };
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 	macio = &macio_chips[0];
1053*4882a593Smuzhiyun 	if (macio->type != macio_keylargo)
1054*4882a593Smuzhiyun 		return -ENODEV;
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 	for_each_of_cpu_node(np) {
1057*4882a593Smuzhiyun 		const u32 *num = of_get_property(np, "reg", NULL);
1058*4882a593Smuzhiyun 		const u32 *rst = of_get_property(np, "soft-reset", NULL);
1059*4882a593Smuzhiyun 		if (num == NULL || rst == NULL)
1060*4882a593Smuzhiyun 			continue;
1061*4882a593Smuzhiyun 		if (param == *num) {
1062*4882a593Smuzhiyun 			reset_io = *rst;
1063*4882a593Smuzhiyun 			break;
1064*4882a593Smuzhiyun 		}
1065*4882a593Smuzhiyun 	}
1066*4882a593Smuzhiyun 	if (np == NULL || reset_io == 0)
1067*4882a593Smuzhiyun 		reset_io = dflt_reset_lines[param];
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 	LOCK(flags);
1070*4882a593Smuzhiyun 	MACIO_OUT8(reset_io, KEYLARGO_GPIO_OUTPUT_ENABLE);
1071*4882a593Smuzhiyun 	(void)MACIO_IN8(reset_io);
1072*4882a593Smuzhiyun 	udelay(1);
1073*4882a593Smuzhiyun 	MACIO_OUT8(reset_io, 0);
1074*4882a593Smuzhiyun 	(void)MACIO_IN8(reset_io);
1075*4882a593Smuzhiyun 	UNLOCK(flags);
1076*4882a593Smuzhiyun 
1077*4882a593Smuzhiyun 	return 0;
1078*4882a593Smuzhiyun }
1079*4882a593Smuzhiyun #endif /* CONFIG_SMP */
1080*4882a593Smuzhiyun 
1081*4882a593Smuzhiyun static long
core99_usb_enable(struct device_node * node,long param,long value)1082*4882a593Smuzhiyun core99_usb_enable(struct device_node *node, long param, long value)
1083*4882a593Smuzhiyun {
1084*4882a593Smuzhiyun 	struct macio_chip *macio;
1085*4882a593Smuzhiyun 	unsigned long flags;
1086*4882a593Smuzhiyun 	const char *prop;
1087*4882a593Smuzhiyun 	int number;
1088*4882a593Smuzhiyun 	u32 reg;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	macio = &macio_chips[0];
1091*4882a593Smuzhiyun 	if (macio->type != macio_keylargo && macio->type != macio_pangea &&
1092*4882a593Smuzhiyun 	    macio->type != macio_intrepid)
1093*4882a593Smuzhiyun 		return -ENODEV;
1094*4882a593Smuzhiyun 
1095*4882a593Smuzhiyun 	prop = of_get_property(node, "AAPL,clock-id", NULL);
1096*4882a593Smuzhiyun 	if (!prop)
1097*4882a593Smuzhiyun 		return -ENODEV;
1098*4882a593Smuzhiyun 	if (strncmp(prop, "usb0u048", 8) == 0)
1099*4882a593Smuzhiyun 		number = 0;
1100*4882a593Smuzhiyun 	else if (strncmp(prop, "usb1u148", 8) == 0)
1101*4882a593Smuzhiyun 		number = 2;
1102*4882a593Smuzhiyun 	else if (strncmp(prop, "usb2u248", 8) == 0)
1103*4882a593Smuzhiyun 		number = 4;
1104*4882a593Smuzhiyun 	else
1105*4882a593Smuzhiyun 		return -ENODEV;
1106*4882a593Smuzhiyun 
1107*4882a593Smuzhiyun 	/* Sorry for the brute-force locking, but this is only used during
1108*4882a593Smuzhiyun 	 * sleep and the timing seem to be critical
1109*4882a593Smuzhiyun 	 */
1110*4882a593Smuzhiyun 	LOCK(flags);
1111*4882a593Smuzhiyun 	if (value) {
1112*4882a593Smuzhiyun 		/* Turn ON */
1113*4882a593Smuzhiyun 		if (number == 0) {
1114*4882a593Smuzhiyun 			MACIO_BIC(KEYLARGO_FCR0, (KL0_USB0_PAD_SUSPEND0 | KL0_USB0_PAD_SUSPEND1));
1115*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
1116*4882a593Smuzhiyun 			UNLOCK(flags);
1117*4882a593Smuzhiyun 			mdelay(1);
1118*4882a593Smuzhiyun 			LOCK(flags);
1119*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR0, KL0_USB0_CELL_ENABLE);
1120*4882a593Smuzhiyun 		} else if (number == 2) {
1121*4882a593Smuzhiyun 			MACIO_BIC(KEYLARGO_FCR0, (KL0_USB1_PAD_SUSPEND0 | KL0_USB1_PAD_SUSPEND1));
1122*4882a593Smuzhiyun 			UNLOCK(flags);
1123*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
1124*4882a593Smuzhiyun 			mdelay(1);
1125*4882a593Smuzhiyun 			LOCK(flags);
1126*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR0, KL0_USB1_CELL_ENABLE);
1127*4882a593Smuzhiyun 		} else if (number == 4) {
1128*4882a593Smuzhiyun 			MACIO_BIC(KEYLARGO_FCR1, (KL1_USB2_PAD_SUSPEND0 | KL1_USB2_PAD_SUSPEND1));
1129*4882a593Smuzhiyun 			UNLOCK(flags);
1130*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR1);
1131*4882a593Smuzhiyun 			mdelay(1);
1132*4882a593Smuzhiyun 			LOCK(flags);
1133*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR1, KL1_USB2_CELL_ENABLE);
1134*4882a593Smuzhiyun 		}
1135*4882a593Smuzhiyun 		if (number < 4) {
1136*4882a593Smuzhiyun 			reg = MACIO_IN32(KEYLARGO_FCR4);
1137*4882a593Smuzhiyun 			reg &=	~(KL4_PORT_WAKEUP_ENABLE(number) | KL4_PORT_RESUME_WAKE_EN(number) |
1138*4882a593Smuzhiyun 				KL4_PORT_CONNECT_WAKE_EN(number) | KL4_PORT_DISCONNECT_WAKE_EN(number));
1139*4882a593Smuzhiyun 			reg &=	~(KL4_PORT_WAKEUP_ENABLE(number+1) | KL4_PORT_RESUME_WAKE_EN(number+1) |
1140*4882a593Smuzhiyun 				KL4_PORT_CONNECT_WAKE_EN(number+1) | KL4_PORT_DISCONNECT_WAKE_EN(number+1));
1141*4882a593Smuzhiyun 			MACIO_OUT32(KEYLARGO_FCR4, reg);
1142*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR4);
1143*4882a593Smuzhiyun 			udelay(10);
1144*4882a593Smuzhiyun 		} else {
1145*4882a593Smuzhiyun 			reg = MACIO_IN32(KEYLARGO_FCR3);
1146*4882a593Smuzhiyun 			reg &=	~(KL3_IT_PORT_WAKEUP_ENABLE(0) | KL3_IT_PORT_RESUME_WAKE_EN(0) |
1147*4882a593Smuzhiyun 				KL3_IT_PORT_CONNECT_WAKE_EN(0) | KL3_IT_PORT_DISCONNECT_WAKE_EN(0));
1148*4882a593Smuzhiyun 			reg &=	~(KL3_IT_PORT_WAKEUP_ENABLE(1) | KL3_IT_PORT_RESUME_WAKE_EN(1) |
1149*4882a593Smuzhiyun 				KL3_IT_PORT_CONNECT_WAKE_EN(1) | KL3_IT_PORT_DISCONNECT_WAKE_EN(1));
1150*4882a593Smuzhiyun 			MACIO_OUT32(KEYLARGO_FCR3, reg);
1151*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR3);
1152*4882a593Smuzhiyun 			udelay(10);
1153*4882a593Smuzhiyun 		}
1154*4882a593Smuzhiyun 		if (macio->type == macio_intrepid) {
1155*4882a593Smuzhiyun 			/* wait for clock stopped bits to clear */
1156*4882a593Smuzhiyun 			u32 test0 = 0, test1 = 0;
1157*4882a593Smuzhiyun 			u32 status0, status1;
1158*4882a593Smuzhiyun 			int timeout = 1000;
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 			UNLOCK(flags);
1161*4882a593Smuzhiyun 			switch (number) {
1162*4882a593Smuzhiyun 			case 0:
1163*4882a593Smuzhiyun 				test0 = UNI_N_CLOCK_STOPPED_USB0;
1164*4882a593Smuzhiyun 				test1 = UNI_N_CLOCK_STOPPED_USB0PCI;
1165*4882a593Smuzhiyun 				break;
1166*4882a593Smuzhiyun 			case 2:
1167*4882a593Smuzhiyun 				test0 = UNI_N_CLOCK_STOPPED_USB1;
1168*4882a593Smuzhiyun 				test1 = UNI_N_CLOCK_STOPPED_USB1PCI;
1169*4882a593Smuzhiyun 				break;
1170*4882a593Smuzhiyun 			case 4:
1171*4882a593Smuzhiyun 				test0 = UNI_N_CLOCK_STOPPED_USB2;
1172*4882a593Smuzhiyun 				test1 = UNI_N_CLOCK_STOPPED_USB2PCI;
1173*4882a593Smuzhiyun 				break;
1174*4882a593Smuzhiyun 			}
1175*4882a593Smuzhiyun 			do {
1176*4882a593Smuzhiyun 				if (--timeout <= 0) {
1177*4882a593Smuzhiyun 					printk(KERN_ERR "core99_usb_enable: "
1178*4882a593Smuzhiyun 					       "Timeout waiting for clocks\n");
1179*4882a593Smuzhiyun 					break;
1180*4882a593Smuzhiyun 				}
1181*4882a593Smuzhiyun 				mdelay(1);
1182*4882a593Smuzhiyun 				status0 = UN_IN(UNI_N_CLOCK_STOP_STATUS0);
1183*4882a593Smuzhiyun 				status1 = UN_IN(UNI_N_CLOCK_STOP_STATUS1);
1184*4882a593Smuzhiyun 			} while ((status0 & test0) | (status1 & test1));
1185*4882a593Smuzhiyun 			LOCK(flags);
1186*4882a593Smuzhiyun 		}
1187*4882a593Smuzhiyun 	} else {
1188*4882a593Smuzhiyun 		/* Turn OFF */
1189*4882a593Smuzhiyun 		if (number < 4) {
1190*4882a593Smuzhiyun 			reg = MACIO_IN32(KEYLARGO_FCR4);
1191*4882a593Smuzhiyun 			reg |=	KL4_PORT_WAKEUP_ENABLE(number) | KL4_PORT_RESUME_WAKE_EN(number) |
1192*4882a593Smuzhiyun 				KL4_PORT_CONNECT_WAKE_EN(number) | KL4_PORT_DISCONNECT_WAKE_EN(number);
1193*4882a593Smuzhiyun 			reg |=	KL4_PORT_WAKEUP_ENABLE(number+1) | KL4_PORT_RESUME_WAKE_EN(number+1) |
1194*4882a593Smuzhiyun 				KL4_PORT_CONNECT_WAKE_EN(number+1) | KL4_PORT_DISCONNECT_WAKE_EN(number+1);
1195*4882a593Smuzhiyun 			MACIO_OUT32(KEYLARGO_FCR4, reg);
1196*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR4);
1197*4882a593Smuzhiyun 			udelay(1);
1198*4882a593Smuzhiyun 		} else {
1199*4882a593Smuzhiyun 			reg = MACIO_IN32(KEYLARGO_FCR3);
1200*4882a593Smuzhiyun 			reg |=	KL3_IT_PORT_WAKEUP_ENABLE(0) | KL3_IT_PORT_RESUME_WAKE_EN(0) |
1201*4882a593Smuzhiyun 				KL3_IT_PORT_CONNECT_WAKE_EN(0) | KL3_IT_PORT_DISCONNECT_WAKE_EN(0);
1202*4882a593Smuzhiyun 			reg |=	KL3_IT_PORT_WAKEUP_ENABLE(1) | KL3_IT_PORT_RESUME_WAKE_EN(1) |
1203*4882a593Smuzhiyun 				KL3_IT_PORT_CONNECT_WAKE_EN(1) | KL3_IT_PORT_DISCONNECT_WAKE_EN(1);
1204*4882a593Smuzhiyun 			MACIO_OUT32(KEYLARGO_FCR3, reg);
1205*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR3);
1206*4882a593Smuzhiyun 			udelay(1);
1207*4882a593Smuzhiyun 		}
1208*4882a593Smuzhiyun 		if (number == 0) {
1209*4882a593Smuzhiyun 			if (macio->type != macio_intrepid)
1210*4882a593Smuzhiyun 				MACIO_BIC(KEYLARGO_FCR0, KL0_USB0_CELL_ENABLE);
1211*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
1212*4882a593Smuzhiyun 			udelay(1);
1213*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR0, (KL0_USB0_PAD_SUSPEND0 | KL0_USB0_PAD_SUSPEND1));
1214*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
1215*4882a593Smuzhiyun 		} else if (number == 2) {
1216*4882a593Smuzhiyun 			if (macio->type != macio_intrepid)
1217*4882a593Smuzhiyun 				MACIO_BIC(KEYLARGO_FCR0, KL0_USB1_CELL_ENABLE);
1218*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
1219*4882a593Smuzhiyun 			udelay(1);
1220*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR0, (KL0_USB1_PAD_SUSPEND0 | KL0_USB1_PAD_SUSPEND1));
1221*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR0);
1222*4882a593Smuzhiyun 		} else if (number == 4) {
1223*4882a593Smuzhiyun 			udelay(1);
1224*4882a593Smuzhiyun 			MACIO_BIS(KEYLARGO_FCR1, (KL1_USB2_PAD_SUSPEND0 | KL1_USB2_PAD_SUSPEND1));
1225*4882a593Smuzhiyun 			(void)MACIO_IN32(KEYLARGO_FCR1);
1226*4882a593Smuzhiyun 		}
1227*4882a593Smuzhiyun 		udelay(1);
1228*4882a593Smuzhiyun 	}
1229*4882a593Smuzhiyun 	UNLOCK(flags);
1230*4882a593Smuzhiyun 
1231*4882a593Smuzhiyun 	return 0;
1232*4882a593Smuzhiyun }
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun static long
core99_firewire_enable(struct device_node * node,long param,long value)1235*4882a593Smuzhiyun core99_firewire_enable(struct device_node *node, long param, long value)
1236*4882a593Smuzhiyun {
1237*4882a593Smuzhiyun 	unsigned long flags;
1238*4882a593Smuzhiyun 	struct macio_chip *macio;
1239*4882a593Smuzhiyun 
1240*4882a593Smuzhiyun 	macio = &macio_chips[0];
1241*4882a593Smuzhiyun 	if (macio->type != macio_keylargo && macio->type != macio_pangea &&
1242*4882a593Smuzhiyun 	    macio->type != macio_intrepid)
1243*4882a593Smuzhiyun 		return -ENODEV;
1244*4882a593Smuzhiyun 	if (!(macio->flags & MACIO_FLAG_FW_SUPPORTED))
1245*4882a593Smuzhiyun 		return -ENODEV;
1246*4882a593Smuzhiyun 
1247*4882a593Smuzhiyun 	LOCK(flags);
1248*4882a593Smuzhiyun 	if (value) {
1249*4882a593Smuzhiyun 		UN_BIS(UNI_N_CLOCK_CNTL, UNI_N_CLOCK_CNTL_FW);
1250*4882a593Smuzhiyun 		(void)UN_IN(UNI_N_CLOCK_CNTL);
1251*4882a593Smuzhiyun 	} else {
1252*4882a593Smuzhiyun 		UN_BIC(UNI_N_CLOCK_CNTL, UNI_N_CLOCK_CNTL_FW);
1253*4882a593Smuzhiyun 		(void)UN_IN(UNI_N_CLOCK_CNTL);
1254*4882a593Smuzhiyun 	}
1255*4882a593Smuzhiyun 	UNLOCK(flags);
1256*4882a593Smuzhiyun 	mdelay(1);
1257*4882a593Smuzhiyun 
1258*4882a593Smuzhiyun 	return 0;
1259*4882a593Smuzhiyun }
1260*4882a593Smuzhiyun 
1261*4882a593Smuzhiyun static long
core99_firewire_cable_power(struct device_node * node,long param,long value)1262*4882a593Smuzhiyun core99_firewire_cable_power(struct device_node *node, long param, long value)
1263*4882a593Smuzhiyun {
1264*4882a593Smuzhiyun 	unsigned long flags;
1265*4882a593Smuzhiyun 	struct macio_chip *macio;
1266*4882a593Smuzhiyun 
1267*4882a593Smuzhiyun 	/* Trick: we allow NULL node */
1268*4882a593Smuzhiyun 	if ((pmac_mb.board_flags & PMAC_MB_HAS_FW_POWER) == 0)
1269*4882a593Smuzhiyun 		return -ENODEV;
1270*4882a593Smuzhiyun 	macio = &macio_chips[0];
1271*4882a593Smuzhiyun 	if (macio->type != macio_keylargo && macio->type != macio_pangea &&
1272*4882a593Smuzhiyun 	    macio->type != macio_intrepid)
1273*4882a593Smuzhiyun 		return -ENODEV;
1274*4882a593Smuzhiyun 	if (!(macio->flags & MACIO_FLAG_FW_SUPPORTED))
1275*4882a593Smuzhiyun 		return -ENODEV;
1276*4882a593Smuzhiyun 
1277*4882a593Smuzhiyun 	LOCK(flags);
1278*4882a593Smuzhiyun 	if (value) {
1279*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_FW_CABLE_POWER , 0);
1280*4882a593Smuzhiyun 		MACIO_IN8(KL_GPIO_FW_CABLE_POWER);
1281*4882a593Smuzhiyun 		udelay(10);
1282*4882a593Smuzhiyun 	} else {
1283*4882a593Smuzhiyun 		MACIO_OUT8(KL_GPIO_FW_CABLE_POWER , 4);
1284*4882a593Smuzhiyun 		MACIO_IN8(KL_GPIO_FW_CABLE_POWER); udelay(10);
1285*4882a593Smuzhiyun 	}
1286*4882a593Smuzhiyun 	UNLOCK(flags);
1287*4882a593Smuzhiyun 	mdelay(1);
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 	return 0;
1290*4882a593Smuzhiyun }
1291*4882a593Smuzhiyun 
1292*4882a593Smuzhiyun static long
intrepid_aack_delay_enable(struct device_node * node,long param,long value)1293*4882a593Smuzhiyun intrepid_aack_delay_enable(struct device_node *node, long param, long value)
1294*4882a593Smuzhiyun {
1295*4882a593Smuzhiyun 	unsigned long flags;
1296*4882a593Smuzhiyun 
1297*4882a593Smuzhiyun 	if (uninorth_rev < 0xd2)
1298*4882a593Smuzhiyun 		return -ENODEV;
1299*4882a593Smuzhiyun 
1300*4882a593Smuzhiyun 	LOCK(flags);
1301*4882a593Smuzhiyun 	if (param)
1302*4882a593Smuzhiyun 		UN_BIS(UNI_N_AACK_DELAY, UNI_N_AACK_DELAY_ENABLE);
1303*4882a593Smuzhiyun 	else
1304*4882a593Smuzhiyun 		UN_BIC(UNI_N_AACK_DELAY, UNI_N_AACK_DELAY_ENABLE);
1305*4882a593Smuzhiyun 	UNLOCK(flags);
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	return 0;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
1312*4882a593Smuzhiyun 
1313*4882a593Smuzhiyun static long
core99_read_gpio(struct device_node * node,long param,long value)1314*4882a593Smuzhiyun core99_read_gpio(struct device_node *node, long param, long value)
1315*4882a593Smuzhiyun {
1316*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
1317*4882a593Smuzhiyun 
1318*4882a593Smuzhiyun 	return MACIO_IN8(param);
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun static long
core99_write_gpio(struct device_node * node,long param,long value)1323*4882a593Smuzhiyun core99_write_gpio(struct device_node *node, long param, long value)
1324*4882a593Smuzhiyun {
1325*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
1326*4882a593Smuzhiyun 
1327*4882a593Smuzhiyun 	MACIO_OUT8(param, (u8)(value & 0xff));
1328*4882a593Smuzhiyun 	return 0;
1329*4882a593Smuzhiyun }
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun #ifdef CONFIG_PPC64
g5_gmac_enable(struct device_node * node,long param,long value)1332*4882a593Smuzhiyun static long g5_gmac_enable(struct device_node *node, long param, long value)
1333*4882a593Smuzhiyun {
1334*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
1335*4882a593Smuzhiyun 	unsigned long flags;
1336*4882a593Smuzhiyun 
1337*4882a593Smuzhiyun 	if (node == NULL)
1338*4882a593Smuzhiyun 		return -ENODEV;
1339*4882a593Smuzhiyun 
1340*4882a593Smuzhiyun 	LOCK(flags);
1341*4882a593Smuzhiyun 	if (value) {
1342*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR1, K2_FCR1_GMAC_CLK_ENABLE);
1343*4882a593Smuzhiyun 		mb();
1344*4882a593Smuzhiyun 		k2_skiplist[0] = NULL;
1345*4882a593Smuzhiyun 	} else {
1346*4882a593Smuzhiyun 		k2_skiplist[0] = node;
1347*4882a593Smuzhiyun 		mb();
1348*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR1, K2_FCR1_GMAC_CLK_ENABLE);
1349*4882a593Smuzhiyun 	}
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun 	UNLOCK(flags);
1352*4882a593Smuzhiyun 	mdelay(1);
1353*4882a593Smuzhiyun 
1354*4882a593Smuzhiyun 	return 0;
1355*4882a593Smuzhiyun }
1356*4882a593Smuzhiyun 
g5_fw_enable(struct device_node * node,long param,long value)1357*4882a593Smuzhiyun static long g5_fw_enable(struct device_node *node, long param, long value)
1358*4882a593Smuzhiyun {
1359*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
1360*4882a593Smuzhiyun 	unsigned long flags;
1361*4882a593Smuzhiyun 
1362*4882a593Smuzhiyun 	if (node == NULL)
1363*4882a593Smuzhiyun 		return -ENODEV;
1364*4882a593Smuzhiyun 
1365*4882a593Smuzhiyun 	LOCK(flags);
1366*4882a593Smuzhiyun 	if (value) {
1367*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR1, K2_FCR1_FW_CLK_ENABLE);
1368*4882a593Smuzhiyun 		mb();
1369*4882a593Smuzhiyun 		k2_skiplist[1] = NULL;
1370*4882a593Smuzhiyun 	} else {
1371*4882a593Smuzhiyun 		k2_skiplist[1] = node;
1372*4882a593Smuzhiyun 		mb();
1373*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR1, K2_FCR1_FW_CLK_ENABLE);
1374*4882a593Smuzhiyun 	}
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	UNLOCK(flags);
1377*4882a593Smuzhiyun 	mdelay(1);
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun 	return 0;
1380*4882a593Smuzhiyun }
1381*4882a593Smuzhiyun 
g5_mpic_enable(struct device_node * node,long param,long value)1382*4882a593Smuzhiyun static long g5_mpic_enable(struct device_node *node, long param, long value)
1383*4882a593Smuzhiyun {
1384*4882a593Smuzhiyun 	unsigned long flags;
1385*4882a593Smuzhiyun 	struct device_node *parent = of_get_parent(node);
1386*4882a593Smuzhiyun 	int is_u3;
1387*4882a593Smuzhiyun 
1388*4882a593Smuzhiyun 	if (parent == NULL)
1389*4882a593Smuzhiyun 		return 0;
1390*4882a593Smuzhiyun 	is_u3 = of_node_name_eq(parent, "u3") || of_node_name_eq(parent, "u4");
1391*4882a593Smuzhiyun 	of_node_put(parent);
1392*4882a593Smuzhiyun 	if (!is_u3)
1393*4882a593Smuzhiyun 		return 0;
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun 	LOCK(flags);
1396*4882a593Smuzhiyun 	UN_BIS(U3_TOGGLE_REG, U3_MPIC_RESET | U3_MPIC_OUTPUT_ENABLE);
1397*4882a593Smuzhiyun 	UNLOCK(flags);
1398*4882a593Smuzhiyun 
1399*4882a593Smuzhiyun 	return 0;
1400*4882a593Smuzhiyun }
1401*4882a593Smuzhiyun 
g5_eth_phy_reset(struct device_node * node,long param,long value)1402*4882a593Smuzhiyun static long g5_eth_phy_reset(struct device_node *node, long param, long value)
1403*4882a593Smuzhiyun {
1404*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
1405*4882a593Smuzhiyun 	struct device_node *phy;
1406*4882a593Smuzhiyun 	int need_reset;
1407*4882a593Smuzhiyun 
1408*4882a593Smuzhiyun 	/*
1409*4882a593Smuzhiyun 	 * We must not reset the combo PHYs, only the BCM5221 found in
1410*4882a593Smuzhiyun 	 * the iMac G5.
1411*4882a593Smuzhiyun 	 */
1412*4882a593Smuzhiyun 	phy = of_get_next_child(node, NULL);
1413*4882a593Smuzhiyun 	if (!phy)
1414*4882a593Smuzhiyun 		return -ENODEV;
1415*4882a593Smuzhiyun 	need_reset = of_device_is_compatible(phy, "B5221");
1416*4882a593Smuzhiyun 	of_node_put(phy);
1417*4882a593Smuzhiyun 	if (!need_reset)
1418*4882a593Smuzhiyun 		return 0;
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun 	/* PHY reset is GPIO 29, not in device-tree unfortunately */
1421*4882a593Smuzhiyun 	MACIO_OUT8(K2_GPIO_EXTINT_0 + 29,
1422*4882a593Smuzhiyun 		   KEYLARGO_GPIO_OUTPUT_ENABLE | KEYLARGO_GPIO_OUTOUT_DATA);
1423*4882a593Smuzhiyun 	/* Thankfully, this is now always called at a time when we can
1424*4882a593Smuzhiyun 	 * schedule by sungem.
1425*4882a593Smuzhiyun 	 */
1426*4882a593Smuzhiyun 	msleep(10);
1427*4882a593Smuzhiyun 	MACIO_OUT8(K2_GPIO_EXTINT_0 + 29, 0);
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	return 0;
1430*4882a593Smuzhiyun }
1431*4882a593Smuzhiyun 
g5_i2s_enable(struct device_node * node,long param,long value)1432*4882a593Smuzhiyun static long g5_i2s_enable(struct device_node *node, long param, long value)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun 	/* Very crude implementation for now */
1435*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
1436*4882a593Smuzhiyun 	unsigned long flags;
1437*4882a593Smuzhiyun 	int cell;
1438*4882a593Smuzhiyun 	u32 fcrs[3][3] = {
1439*4882a593Smuzhiyun 		{ 0,
1440*4882a593Smuzhiyun 		  K2_FCR1_I2S0_CELL_ENABLE |
1441*4882a593Smuzhiyun 		  K2_FCR1_I2S0_CLK_ENABLE_BIT | K2_FCR1_I2S0_ENABLE,
1442*4882a593Smuzhiyun 		  KL3_I2S0_CLK18_ENABLE
1443*4882a593Smuzhiyun 		},
1444*4882a593Smuzhiyun 		{ KL0_SCC_A_INTF_ENABLE,
1445*4882a593Smuzhiyun 		  K2_FCR1_I2S1_CELL_ENABLE |
1446*4882a593Smuzhiyun 		  K2_FCR1_I2S1_CLK_ENABLE_BIT | K2_FCR1_I2S1_ENABLE,
1447*4882a593Smuzhiyun 		  KL3_I2S1_CLK18_ENABLE
1448*4882a593Smuzhiyun 		},
1449*4882a593Smuzhiyun 		{ KL0_SCC_B_INTF_ENABLE,
1450*4882a593Smuzhiyun 		  SH_FCR1_I2S2_CELL_ENABLE |
1451*4882a593Smuzhiyun 		  SH_FCR1_I2S2_CLK_ENABLE_BIT | SH_FCR1_I2S2_ENABLE,
1452*4882a593Smuzhiyun 		  SH_FCR3_I2S2_CLK18_ENABLE
1453*4882a593Smuzhiyun 		},
1454*4882a593Smuzhiyun 	};
1455*4882a593Smuzhiyun 
1456*4882a593Smuzhiyun 	if (macio->type != macio_keylargo2 && macio->type != macio_shasta)
1457*4882a593Smuzhiyun 		return -ENODEV;
1458*4882a593Smuzhiyun 	if (strncmp(node->name, "i2s-", 4))
1459*4882a593Smuzhiyun 		return -ENODEV;
1460*4882a593Smuzhiyun 	cell = node->name[4] - 'a';
1461*4882a593Smuzhiyun 	switch(cell) {
1462*4882a593Smuzhiyun 	case 0:
1463*4882a593Smuzhiyun 	case 1:
1464*4882a593Smuzhiyun 		break;
1465*4882a593Smuzhiyun 	case 2:
1466*4882a593Smuzhiyun 		if (macio->type == macio_shasta)
1467*4882a593Smuzhiyun 			break;
1468*4882a593Smuzhiyun 		fallthrough;
1469*4882a593Smuzhiyun 	default:
1470*4882a593Smuzhiyun 		return -ENODEV;
1471*4882a593Smuzhiyun 	}
1472*4882a593Smuzhiyun 
1473*4882a593Smuzhiyun 	LOCK(flags);
1474*4882a593Smuzhiyun 	if (value) {
1475*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR0, fcrs[cell][0]);
1476*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR1, fcrs[cell][1]);
1477*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR3, fcrs[cell][2]);
1478*4882a593Smuzhiyun 	} else {
1479*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR3, fcrs[cell][2]);
1480*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR1, fcrs[cell][1]);
1481*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR0, fcrs[cell][0]);
1482*4882a593Smuzhiyun 	}
1483*4882a593Smuzhiyun 	udelay(10);
1484*4882a593Smuzhiyun 	UNLOCK(flags);
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	return 0;
1487*4882a593Smuzhiyun }
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun #ifdef CONFIG_SMP
g5_reset_cpu(struct device_node * node,long param,long value)1491*4882a593Smuzhiyun static long g5_reset_cpu(struct device_node *node, long param, long value)
1492*4882a593Smuzhiyun {
1493*4882a593Smuzhiyun 	unsigned int reset_io = 0;
1494*4882a593Smuzhiyun 	unsigned long flags;
1495*4882a593Smuzhiyun 	struct macio_chip *macio;
1496*4882a593Smuzhiyun 	struct device_node *np;
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun 	macio = &macio_chips[0];
1499*4882a593Smuzhiyun 	if (macio->type != macio_keylargo2 && macio->type != macio_shasta)
1500*4882a593Smuzhiyun 		return -ENODEV;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 	for_each_of_cpu_node(np) {
1503*4882a593Smuzhiyun 		const u32 *num = of_get_property(np, "reg", NULL);
1504*4882a593Smuzhiyun 		const u32 *rst = of_get_property(np, "soft-reset", NULL);
1505*4882a593Smuzhiyun 		if (num == NULL || rst == NULL)
1506*4882a593Smuzhiyun 			continue;
1507*4882a593Smuzhiyun 		if (param == *num) {
1508*4882a593Smuzhiyun 			reset_io = *rst;
1509*4882a593Smuzhiyun 			break;
1510*4882a593Smuzhiyun 		}
1511*4882a593Smuzhiyun 	}
1512*4882a593Smuzhiyun 	if (np == NULL || reset_io == 0)
1513*4882a593Smuzhiyun 		return -ENODEV;
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	LOCK(flags);
1516*4882a593Smuzhiyun 	MACIO_OUT8(reset_io, KEYLARGO_GPIO_OUTPUT_ENABLE);
1517*4882a593Smuzhiyun 	(void)MACIO_IN8(reset_io);
1518*4882a593Smuzhiyun 	udelay(1);
1519*4882a593Smuzhiyun 	MACIO_OUT8(reset_io, 0);
1520*4882a593Smuzhiyun 	(void)MACIO_IN8(reset_io);
1521*4882a593Smuzhiyun 	UNLOCK(flags);
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun 	return 0;
1524*4882a593Smuzhiyun }
1525*4882a593Smuzhiyun #endif /* CONFIG_SMP */
1526*4882a593Smuzhiyun 
1527*4882a593Smuzhiyun /*
1528*4882a593Smuzhiyun  * This can be called from pmac_smp so isn't static
1529*4882a593Smuzhiyun  *
1530*4882a593Smuzhiyun  * This takes the second CPU off the bus on dual CPU machines
1531*4882a593Smuzhiyun  * running UP
1532*4882a593Smuzhiyun  */
g5_phy_disable_cpu1(void)1533*4882a593Smuzhiyun void g5_phy_disable_cpu1(void)
1534*4882a593Smuzhiyun {
1535*4882a593Smuzhiyun 	if (uninorth_maj == 3)
1536*4882a593Smuzhiyun 		UN_OUT(U3_API_PHY_CONFIG_1, 0);
1537*4882a593Smuzhiyun }
1538*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
1539*4882a593Smuzhiyun 
1540*4882a593Smuzhiyun #ifndef CONFIG_PPC64
1541*4882a593Smuzhiyun 
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun #ifdef CONFIG_PM
1544*4882a593Smuzhiyun static u32 save_gpio_levels[2];
1545*4882a593Smuzhiyun static u8 save_gpio_extint[KEYLARGO_GPIO_EXTINT_CNT];
1546*4882a593Smuzhiyun static u8 save_gpio_normal[KEYLARGO_GPIO_CNT];
1547*4882a593Smuzhiyun static u32 save_unin_clock_ctl;
1548*4882a593Smuzhiyun 
keylargo_shutdown(struct macio_chip * macio,int sleep_mode)1549*4882a593Smuzhiyun static void keylargo_shutdown(struct macio_chip *macio, int sleep_mode)
1550*4882a593Smuzhiyun {
1551*4882a593Smuzhiyun 	u32 temp;
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 	if (sleep_mode) {
1554*4882a593Smuzhiyun 		mdelay(1);
1555*4882a593Smuzhiyun 		MACIO_BIS(KEYLARGO_FCR0, KL0_USB_REF_SUSPEND);
1556*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR0);
1557*4882a593Smuzhiyun 		mdelay(1);
1558*4882a593Smuzhiyun 	}
1559*4882a593Smuzhiyun 
1560*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR0,KL0_SCCA_ENABLE | KL0_SCCB_ENABLE |
1561*4882a593Smuzhiyun 				KL0_SCC_CELL_ENABLE |
1562*4882a593Smuzhiyun 				KL0_IRDA_ENABLE | KL0_IRDA_CLK32_ENABLE |
1563*4882a593Smuzhiyun 				KL0_IRDA_CLK19_ENABLE);
1564*4882a593Smuzhiyun 
1565*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_MBCR, KL_MBCR_MB0_DEV_MASK);
1566*4882a593Smuzhiyun 	MACIO_BIS(KEYLARGO_MBCR, KL_MBCR_MB0_IDE_ENABLE);
1567*4882a593Smuzhiyun 
1568*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR1,
1569*4882a593Smuzhiyun 		KL1_AUDIO_SEL_22MCLK | KL1_AUDIO_CLK_ENABLE_BIT |
1570*4882a593Smuzhiyun 		KL1_AUDIO_CLK_OUT_ENABLE | KL1_AUDIO_CELL_ENABLE |
1571*4882a593Smuzhiyun 		KL1_I2S0_CELL_ENABLE | KL1_I2S0_CLK_ENABLE_BIT |
1572*4882a593Smuzhiyun 		KL1_I2S0_ENABLE | KL1_I2S1_CELL_ENABLE |
1573*4882a593Smuzhiyun 		KL1_I2S1_CLK_ENABLE_BIT | KL1_I2S1_ENABLE |
1574*4882a593Smuzhiyun 		KL1_EIDE0_ENABLE | KL1_EIDE0_RESET_N |
1575*4882a593Smuzhiyun 		KL1_EIDE1_ENABLE | KL1_EIDE1_RESET_N |
1576*4882a593Smuzhiyun 		KL1_UIDE_ENABLE);
1577*4882a593Smuzhiyun 
1578*4882a593Smuzhiyun 	MACIO_BIS(KEYLARGO_FCR2, KL2_ALT_DATA_OUT);
1579*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR2, KL2_IOBUS_ENABLE);
1580*4882a593Smuzhiyun 
1581*4882a593Smuzhiyun 	temp = MACIO_IN32(KEYLARGO_FCR3);
1582*4882a593Smuzhiyun 	if (macio->rev >= 2) {
1583*4882a593Smuzhiyun 		temp |= KL3_SHUTDOWN_PLL2X;
1584*4882a593Smuzhiyun 		if (sleep_mode)
1585*4882a593Smuzhiyun 			temp |= KL3_SHUTDOWN_PLL_TOTAL;
1586*4882a593Smuzhiyun 	}
1587*4882a593Smuzhiyun 
1588*4882a593Smuzhiyun 	temp |= KL3_SHUTDOWN_PLLKW6 | KL3_SHUTDOWN_PLLKW4 |
1589*4882a593Smuzhiyun 		KL3_SHUTDOWN_PLLKW35;
1590*4882a593Smuzhiyun 	if (sleep_mode)
1591*4882a593Smuzhiyun 		temp |= KL3_SHUTDOWN_PLLKW12;
1592*4882a593Smuzhiyun 	temp &= ~(KL3_CLK66_ENABLE | KL3_CLK49_ENABLE | KL3_CLK45_ENABLE
1593*4882a593Smuzhiyun 		| KL3_CLK31_ENABLE | KL3_I2S1_CLK18_ENABLE | KL3_I2S0_CLK18_ENABLE);
1594*4882a593Smuzhiyun 	if (sleep_mode)
1595*4882a593Smuzhiyun 		temp &= ~(KL3_TIMER_CLK18_ENABLE | KL3_VIA_CLK16_ENABLE);
1596*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR3, temp);
1597*4882a593Smuzhiyun 
1598*4882a593Smuzhiyun 	/* Flush posted writes & wait a bit */
1599*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR0); mdelay(1);
1600*4882a593Smuzhiyun }
1601*4882a593Smuzhiyun 
pangea_shutdown(struct macio_chip * macio,int sleep_mode)1602*4882a593Smuzhiyun static void pangea_shutdown(struct macio_chip *macio, int sleep_mode)
1603*4882a593Smuzhiyun {
1604*4882a593Smuzhiyun 	u32 temp;
1605*4882a593Smuzhiyun 
1606*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR0,KL0_SCCA_ENABLE | KL0_SCCB_ENABLE |
1607*4882a593Smuzhiyun 				KL0_SCC_CELL_ENABLE |
1608*4882a593Smuzhiyun 				KL0_USB0_CELL_ENABLE | KL0_USB1_CELL_ENABLE);
1609*4882a593Smuzhiyun 
1610*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR1,
1611*4882a593Smuzhiyun 		KL1_AUDIO_SEL_22MCLK | KL1_AUDIO_CLK_ENABLE_BIT |
1612*4882a593Smuzhiyun 		KL1_AUDIO_CLK_OUT_ENABLE | KL1_AUDIO_CELL_ENABLE |
1613*4882a593Smuzhiyun 		KL1_I2S0_CELL_ENABLE | KL1_I2S0_CLK_ENABLE_BIT |
1614*4882a593Smuzhiyun 		KL1_I2S0_ENABLE | KL1_I2S1_CELL_ENABLE |
1615*4882a593Smuzhiyun 		KL1_I2S1_CLK_ENABLE_BIT | KL1_I2S1_ENABLE |
1616*4882a593Smuzhiyun 		KL1_UIDE_ENABLE);
1617*4882a593Smuzhiyun 	if (pmac_mb.board_flags & PMAC_MB_MOBILE)
1618*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR1, KL1_UIDE_RESET_N);
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	MACIO_BIS(KEYLARGO_FCR2, KL2_ALT_DATA_OUT);
1621*4882a593Smuzhiyun 
1622*4882a593Smuzhiyun 	temp = MACIO_IN32(KEYLARGO_FCR3);
1623*4882a593Smuzhiyun 	temp |= KL3_SHUTDOWN_PLLKW6 | KL3_SHUTDOWN_PLLKW4 |
1624*4882a593Smuzhiyun 		KL3_SHUTDOWN_PLLKW35;
1625*4882a593Smuzhiyun 	temp &= ~(KL3_CLK49_ENABLE | KL3_CLK45_ENABLE | KL3_CLK31_ENABLE
1626*4882a593Smuzhiyun 		| KL3_I2S0_CLK18_ENABLE | KL3_I2S1_CLK18_ENABLE);
1627*4882a593Smuzhiyun 	if (sleep_mode)
1628*4882a593Smuzhiyun 		temp &= ~(KL3_VIA_CLK16_ENABLE | KL3_TIMER_CLK18_ENABLE);
1629*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR3, temp);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	/* Flush posted writes & wait a bit */
1632*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR0); mdelay(1);
1633*4882a593Smuzhiyun }
1634*4882a593Smuzhiyun 
intrepid_shutdown(struct macio_chip * macio,int sleep_mode)1635*4882a593Smuzhiyun static void intrepid_shutdown(struct macio_chip *macio, int sleep_mode)
1636*4882a593Smuzhiyun {
1637*4882a593Smuzhiyun 	u32 temp;
1638*4882a593Smuzhiyun 
1639*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR0,KL0_SCCA_ENABLE | KL0_SCCB_ENABLE |
1640*4882a593Smuzhiyun 		  KL0_SCC_CELL_ENABLE);
1641*4882a593Smuzhiyun 
1642*4882a593Smuzhiyun 	MACIO_BIC(KEYLARGO_FCR1,
1643*4882a593Smuzhiyun 		KL1_I2S0_CELL_ENABLE | KL1_I2S0_CLK_ENABLE_BIT |
1644*4882a593Smuzhiyun 		KL1_I2S0_ENABLE | KL1_I2S1_CELL_ENABLE |
1645*4882a593Smuzhiyun 		KL1_I2S1_CLK_ENABLE_BIT | KL1_I2S1_ENABLE |
1646*4882a593Smuzhiyun 		KL1_EIDE0_ENABLE);
1647*4882a593Smuzhiyun 	if (pmac_mb.board_flags & PMAC_MB_MOBILE)
1648*4882a593Smuzhiyun 		MACIO_BIC(KEYLARGO_FCR1, KL1_UIDE_RESET_N);
1649*4882a593Smuzhiyun 
1650*4882a593Smuzhiyun 	temp = MACIO_IN32(KEYLARGO_FCR3);
1651*4882a593Smuzhiyun 	temp &= ~(KL3_CLK49_ENABLE | KL3_CLK45_ENABLE |
1652*4882a593Smuzhiyun 		  KL3_I2S1_CLK18_ENABLE | KL3_I2S0_CLK18_ENABLE);
1653*4882a593Smuzhiyun 	if (sleep_mode)
1654*4882a593Smuzhiyun 		temp &= ~(KL3_TIMER_CLK18_ENABLE | KL3_IT_VIA_CLK32_ENABLE);
1655*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR3, temp);
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 	/* Flush posted writes & wait a bit */
1658*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR0);
1659*4882a593Smuzhiyun 	mdelay(10);
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun 
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun static int
core99_sleep(void)1664*4882a593Smuzhiyun core99_sleep(void)
1665*4882a593Smuzhiyun {
1666*4882a593Smuzhiyun 	struct macio_chip *macio;
1667*4882a593Smuzhiyun 	int i;
1668*4882a593Smuzhiyun 
1669*4882a593Smuzhiyun 	macio = &macio_chips[0];
1670*4882a593Smuzhiyun 	if (macio->type != macio_keylargo && macio->type != macio_pangea &&
1671*4882a593Smuzhiyun 	    macio->type != macio_intrepid)
1672*4882a593Smuzhiyun 		return -ENODEV;
1673*4882a593Smuzhiyun 
1674*4882a593Smuzhiyun 	/* We power off the wireless slot in case it was not done
1675*4882a593Smuzhiyun 	 * by the driver. We don't power it on automatically however
1676*4882a593Smuzhiyun 	 */
1677*4882a593Smuzhiyun 	if (macio->flags & MACIO_FLAG_AIRPORT_ON)
1678*4882a593Smuzhiyun 		core99_airport_enable(macio->of_node, 0, 0);
1679*4882a593Smuzhiyun 
1680*4882a593Smuzhiyun 	/* We power off the FW cable. Should be done by the driver... */
1681*4882a593Smuzhiyun 	if (macio->flags & MACIO_FLAG_FW_SUPPORTED) {
1682*4882a593Smuzhiyun 		core99_firewire_enable(NULL, 0, 0);
1683*4882a593Smuzhiyun 		core99_firewire_cable_power(NULL, 0, 0);
1684*4882a593Smuzhiyun 	}
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	/* We make sure int. modem is off (in case driver lost it) */
1687*4882a593Smuzhiyun 	if (macio->type == macio_keylargo)
1688*4882a593Smuzhiyun 		core99_modem_enable(macio->of_node, 0, 0);
1689*4882a593Smuzhiyun 	else
1690*4882a593Smuzhiyun 		pangea_modem_enable(macio->of_node, 0, 0);
1691*4882a593Smuzhiyun 
1692*4882a593Smuzhiyun 	/* We make sure the sound is off as well */
1693*4882a593Smuzhiyun 	core99_sound_chip_enable(macio->of_node, 0, 0);
1694*4882a593Smuzhiyun 
1695*4882a593Smuzhiyun 	/*
1696*4882a593Smuzhiyun 	 * Save various bits of KeyLargo
1697*4882a593Smuzhiyun 	 */
1698*4882a593Smuzhiyun 
1699*4882a593Smuzhiyun 	/* Save the state of the various GPIOs */
1700*4882a593Smuzhiyun 	save_gpio_levels[0] = MACIO_IN32(KEYLARGO_GPIO_LEVELS0);
1701*4882a593Smuzhiyun 	save_gpio_levels[1] = MACIO_IN32(KEYLARGO_GPIO_LEVELS1);
1702*4882a593Smuzhiyun 	for (i=0; i<KEYLARGO_GPIO_EXTINT_CNT; i++)
1703*4882a593Smuzhiyun 		save_gpio_extint[i] = MACIO_IN8(KEYLARGO_GPIO_EXTINT_0+i);
1704*4882a593Smuzhiyun 	for (i=0; i<KEYLARGO_GPIO_CNT; i++)
1705*4882a593Smuzhiyun 		save_gpio_normal[i] = MACIO_IN8(KEYLARGO_GPIO_0+i);
1706*4882a593Smuzhiyun 
1707*4882a593Smuzhiyun 	/* Save the FCRs */
1708*4882a593Smuzhiyun 	if (macio->type == macio_keylargo)
1709*4882a593Smuzhiyun 		save_mbcr = MACIO_IN32(KEYLARGO_MBCR);
1710*4882a593Smuzhiyun 	save_fcr[0] = MACIO_IN32(KEYLARGO_FCR0);
1711*4882a593Smuzhiyun 	save_fcr[1] = MACIO_IN32(KEYLARGO_FCR1);
1712*4882a593Smuzhiyun 	save_fcr[2] = MACIO_IN32(KEYLARGO_FCR2);
1713*4882a593Smuzhiyun 	save_fcr[3] = MACIO_IN32(KEYLARGO_FCR3);
1714*4882a593Smuzhiyun 	save_fcr[4] = MACIO_IN32(KEYLARGO_FCR4);
1715*4882a593Smuzhiyun 	if (macio->type == macio_pangea || macio->type == macio_intrepid)
1716*4882a593Smuzhiyun 		save_fcr[5] = MACIO_IN32(KEYLARGO_FCR5);
1717*4882a593Smuzhiyun 
1718*4882a593Smuzhiyun 	/* Save state & config of DBDMA channels */
1719*4882a593Smuzhiyun 	dbdma_save(macio, save_dbdma);
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	/*
1722*4882a593Smuzhiyun 	 * Turn off as much as we can
1723*4882a593Smuzhiyun 	 */
1724*4882a593Smuzhiyun 	if (macio->type == macio_pangea)
1725*4882a593Smuzhiyun 		pangea_shutdown(macio, 1);
1726*4882a593Smuzhiyun 	else if (macio->type == macio_intrepid)
1727*4882a593Smuzhiyun 		intrepid_shutdown(macio, 1);
1728*4882a593Smuzhiyun 	else if (macio->type == macio_keylargo)
1729*4882a593Smuzhiyun 		keylargo_shutdown(macio, 1);
1730*4882a593Smuzhiyun 
1731*4882a593Smuzhiyun 	/*
1732*4882a593Smuzhiyun 	 * Put the host bridge to sleep
1733*4882a593Smuzhiyun 	 */
1734*4882a593Smuzhiyun 
1735*4882a593Smuzhiyun 	save_unin_clock_ctl = UN_IN(UNI_N_CLOCK_CNTL);
1736*4882a593Smuzhiyun 	/* Note: do not switch GMAC off, driver does it when necessary, WOL must keep it
1737*4882a593Smuzhiyun 	 * enabled !
1738*4882a593Smuzhiyun 	 */
1739*4882a593Smuzhiyun 	UN_OUT(UNI_N_CLOCK_CNTL, save_unin_clock_ctl &
1740*4882a593Smuzhiyun 	       ~(/*UNI_N_CLOCK_CNTL_GMAC|*/UNI_N_CLOCK_CNTL_FW/*|UNI_N_CLOCK_CNTL_PCI*/));
1741*4882a593Smuzhiyun 	udelay(100);
1742*4882a593Smuzhiyun 	UN_OUT(UNI_N_HWINIT_STATE, UNI_N_HWINIT_STATE_SLEEPING);
1743*4882a593Smuzhiyun 	UN_OUT(UNI_N_POWER_MGT, UNI_N_POWER_MGT_SLEEP);
1744*4882a593Smuzhiyun 	mdelay(10);
1745*4882a593Smuzhiyun 
1746*4882a593Smuzhiyun 	/*
1747*4882a593Smuzhiyun 	 * FIXME: A bit of black magic with OpenPIC (don't ask me why)
1748*4882a593Smuzhiyun 	 */
1749*4882a593Smuzhiyun 	if (pmac_mb.model_id == PMAC_TYPE_SAWTOOTH) {
1750*4882a593Smuzhiyun 		MACIO_BIS(0x506e0, 0x00400000);
1751*4882a593Smuzhiyun 		MACIO_BIS(0x506e0, 0x80000000);
1752*4882a593Smuzhiyun 	}
1753*4882a593Smuzhiyun 	return 0;
1754*4882a593Smuzhiyun }
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun static int
core99_wake_up(void)1757*4882a593Smuzhiyun core99_wake_up(void)
1758*4882a593Smuzhiyun {
1759*4882a593Smuzhiyun 	struct macio_chip *macio;
1760*4882a593Smuzhiyun 	int i;
1761*4882a593Smuzhiyun 
1762*4882a593Smuzhiyun 	macio = &macio_chips[0];
1763*4882a593Smuzhiyun 	if (macio->type != macio_keylargo && macio->type != macio_pangea &&
1764*4882a593Smuzhiyun 	    macio->type != macio_intrepid)
1765*4882a593Smuzhiyun 		return -ENODEV;
1766*4882a593Smuzhiyun 
1767*4882a593Smuzhiyun 	/*
1768*4882a593Smuzhiyun 	 * Wakeup the host bridge
1769*4882a593Smuzhiyun 	 */
1770*4882a593Smuzhiyun 	UN_OUT(UNI_N_POWER_MGT, UNI_N_POWER_MGT_NORMAL);
1771*4882a593Smuzhiyun 	udelay(10);
1772*4882a593Smuzhiyun 	UN_OUT(UNI_N_HWINIT_STATE, UNI_N_HWINIT_STATE_RUNNING);
1773*4882a593Smuzhiyun 	udelay(10);
1774*4882a593Smuzhiyun 
1775*4882a593Smuzhiyun 	/*
1776*4882a593Smuzhiyun 	 * Restore KeyLargo
1777*4882a593Smuzhiyun 	 */
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	if (macio->type == macio_keylargo) {
1780*4882a593Smuzhiyun 		MACIO_OUT32(KEYLARGO_MBCR, save_mbcr);
1781*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_MBCR); udelay(10);
1782*4882a593Smuzhiyun 	}
1783*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR0, save_fcr[0]);
1784*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR0); udelay(10);
1785*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR1, save_fcr[1]);
1786*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR1); udelay(10);
1787*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR2, save_fcr[2]);
1788*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR2); udelay(10);
1789*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR3, save_fcr[3]);
1790*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR3); udelay(10);
1791*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_FCR4, save_fcr[4]);
1792*4882a593Smuzhiyun 	(void)MACIO_IN32(KEYLARGO_FCR4); udelay(10);
1793*4882a593Smuzhiyun 	if (macio->type == macio_pangea || macio->type == macio_intrepid) {
1794*4882a593Smuzhiyun 		MACIO_OUT32(KEYLARGO_FCR5, save_fcr[5]);
1795*4882a593Smuzhiyun 		(void)MACIO_IN32(KEYLARGO_FCR5); udelay(10);
1796*4882a593Smuzhiyun 	}
1797*4882a593Smuzhiyun 
1798*4882a593Smuzhiyun 	dbdma_restore(macio, save_dbdma);
1799*4882a593Smuzhiyun 
1800*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_GPIO_LEVELS0, save_gpio_levels[0]);
1801*4882a593Smuzhiyun 	MACIO_OUT32(KEYLARGO_GPIO_LEVELS1, save_gpio_levels[1]);
1802*4882a593Smuzhiyun 	for (i=0; i<KEYLARGO_GPIO_EXTINT_CNT; i++)
1803*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_EXTINT_0+i, save_gpio_extint[i]);
1804*4882a593Smuzhiyun 	for (i=0; i<KEYLARGO_GPIO_CNT; i++)
1805*4882a593Smuzhiyun 		MACIO_OUT8(KEYLARGO_GPIO_0+i, save_gpio_normal[i]);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	/* FIXME more black magic with OpenPIC ... */
1808*4882a593Smuzhiyun 	if (pmac_mb.model_id == PMAC_TYPE_SAWTOOTH) {
1809*4882a593Smuzhiyun 		MACIO_BIC(0x506e0, 0x00400000);
1810*4882a593Smuzhiyun 		MACIO_BIC(0x506e0, 0x80000000);
1811*4882a593Smuzhiyun 	}
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	UN_OUT(UNI_N_CLOCK_CNTL, save_unin_clock_ctl);
1814*4882a593Smuzhiyun 	udelay(100);
1815*4882a593Smuzhiyun 
1816*4882a593Smuzhiyun 	return 0;
1817*4882a593Smuzhiyun }
1818*4882a593Smuzhiyun 
1819*4882a593Smuzhiyun #endif /* CONFIG_PM */
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun static long
core99_sleep_state(struct device_node * node,long param,long value)1822*4882a593Smuzhiyun core99_sleep_state(struct device_node *node, long param, long value)
1823*4882a593Smuzhiyun {
1824*4882a593Smuzhiyun 	/* Param == 1 means to enter the "fake sleep" mode that is
1825*4882a593Smuzhiyun 	 * used for CPU speed switch
1826*4882a593Smuzhiyun 	 */
1827*4882a593Smuzhiyun 	if (param == 1) {
1828*4882a593Smuzhiyun 		if (value == 1) {
1829*4882a593Smuzhiyun 			UN_OUT(UNI_N_HWINIT_STATE, UNI_N_HWINIT_STATE_SLEEPING);
1830*4882a593Smuzhiyun 			UN_OUT(UNI_N_POWER_MGT, UNI_N_POWER_MGT_IDLE2);
1831*4882a593Smuzhiyun 		} else {
1832*4882a593Smuzhiyun 			UN_OUT(UNI_N_POWER_MGT, UNI_N_POWER_MGT_NORMAL);
1833*4882a593Smuzhiyun 			udelay(10);
1834*4882a593Smuzhiyun 			UN_OUT(UNI_N_HWINIT_STATE, UNI_N_HWINIT_STATE_RUNNING);
1835*4882a593Smuzhiyun 			udelay(10);
1836*4882a593Smuzhiyun 		}
1837*4882a593Smuzhiyun 		return 0;
1838*4882a593Smuzhiyun 	}
1839*4882a593Smuzhiyun 	if ((pmac_mb.board_flags & PMAC_MB_CAN_SLEEP) == 0)
1840*4882a593Smuzhiyun 		return -EPERM;
1841*4882a593Smuzhiyun 
1842*4882a593Smuzhiyun #ifdef CONFIG_PM
1843*4882a593Smuzhiyun 	if (value == 1)
1844*4882a593Smuzhiyun 		return core99_sleep();
1845*4882a593Smuzhiyun 	else if (value == 0)
1846*4882a593Smuzhiyun 		return core99_wake_up();
1847*4882a593Smuzhiyun 
1848*4882a593Smuzhiyun #endif /* CONFIG_PM */
1849*4882a593Smuzhiyun 	return 0;
1850*4882a593Smuzhiyun }
1851*4882a593Smuzhiyun 
1852*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
1853*4882a593Smuzhiyun 
1854*4882a593Smuzhiyun static long
generic_dev_can_wake(struct device_node * node,long param,long value)1855*4882a593Smuzhiyun generic_dev_can_wake(struct device_node *node, long param, long value)
1856*4882a593Smuzhiyun {
1857*4882a593Smuzhiyun 	/* Todo: eventually check we are really dealing with on-board
1858*4882a593Smuzhiyun 	 * video device ...
1859*4882a593Smuzhiyun 	 */
1860*4882a593Smuzhiyun 
1861*4882a593Smuzhiyun 	if (pmac_mb.board_flags & PMAC_MB_MAY_SLEEP)
1862*4882a593Smuzhiyun 		pmac_mb.board_flags |= PMAC_MB_CAN_SLEEP;
1863*4882a593Smuzhiyun 	return 0;
1864*4882a593Smuzhiyun }
1865*4882a593Smuzhiyun 
generic_get_mb_info(struct device_node * node,long param,long value)1866*4882a593Smuzhiyun static long generic_get_mb_info(struct device_node *node, long param, long value)
1867*4882a593Smuzhiyun {
1868*4882a593Smuzhiyun 	switch(param) {
1869*4882a593Smuzhiyun 		case PMAC_MB_INFO_MODEL:
1870*4882a593Smuzhiyun 			return pmac_mb.model_id;
1871*4882a593Smuzhiyun 		case PMAC_MB_INFO_FLAGS:
1872*4882a593Smuzhiyun 			return pmac_mb.board_flags;
1873*4882a593Smuzhiyun 		case PMAC_MB_INFO_NAME:
1874*4882a593Smuzhiyun 			/* hack hack hack... but should work */
1875*4882a593Smuzhiyun 			*((const char **)value) = pmac_mb.model_name;
1876*4882a593Smuzhiyun 			return 0;
1877*4882a593Smuzhiyun 	}
1878*4882a593Smuzhiyun 	return -EINVAL;
1879*4882a593Smuzhiyun }
1880*4882a593Smuzhiyun 
1881*4882a593Smuzhiyun 
1882*4882a593Smuzhiyun /*
1883*4882a593Smuzhiyun  * Table definitions
1884*4882a593Smuzhiyun  */
1885*4882a593Smuzhiyun 
1886*4882a593Smuzhiyun /* Used on any machine
1887*4882a593Smuzhiyun  */
1888*4882a593Smuzhiyun static struct feature_table_entry any_features[] = {
1889*4882a593Smuzhiyun 	{ PMAC_FTR_GET_MB_INFO,		generic_get_mb_info },
1890*4882a593Smuzhiyun 	{ PMAC_FTR_DEVICE_CAN_WAKE,	generic_dev_can_wake },
1891*4882a593Smuzhiyun 	{ 0, NULL }
1892*4882a593Smuzhiyun };
1893*4882a593Smuzhiyun 
1894*4882a593Smuzhiyun #ifndef CONFIG_PPC64
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun /* OHare based motherboards. Currently, we only use these on the
1897*4882a593Smuzhiyun  * 2400,3400 and 3500 series powerbooks. Some older desktops seem
1898*4882a593Smuzhiyun  * to have issues with turning on/off those asic cells
1899*4882a593Smuzhiyun  */
1900*4882a593Smuzhiyun static struct feature_table_entry ohare_features[] = {
1901*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		ohare_htw_scc_enable },
1902*4882a593Smuzhiyun 	{ PMAC_FTR_SWIM3_ENABLE,	ohare_floppy_enable },
1903*4882a593Smuzhiyun 	{ PMAC_FTR_MESH_ENABLE,		ohare_mesh_enable },
1904*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		ohare_ide_enable},
1905*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		ohare_ide_reset},
1906*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		ohare_sleep_state },
1907*4882a593Smuzhiyun 	{ 0, NULL }
1908*4882a593Smuzhiyun };
1909*4882a593Smuzhiyun 
1910*4882a593Smuzhiyun /* Heathrow desktop machines (Beige G3).
1911*4882a593Smuzhiyun  * Separated as some features couldn't be properly tested
1912*4882a593Smuzhiyun  * and the serial port control bits appear to confuse it.
1913*4882a593Smuzhiyun  */
1914*4882a593Smuzhiyun static struct feature_table_entry heathrow_desktop_features[] = {
1915*4882a593Smuzhiyun 	{ PMAC_FTR_SWIM3_ENABLE,	heathrow_floppy_enable },
1916*4882a593Smuzhiyun 	{ PMAC_FTR_MESH_ENABLE,		heathrow_mesh_enable },
1917*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		heathrow_ide_enable },
1918*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		heathrow_ide_reset },
1919*4882a593Smuzhiyun 	{ PMAC_FTR_BMAC_ENABLE,		heathrow_bmac_enable },
1920*4882a593Smuzhiyun 	{ 0, NULL }
1921*4882a593Smuzhiyun };
1922*4882a593Smuzhiyun 
1923*4882a593Smuzhiyun /* Heathrow based laptop, that is the Wallstreet and mainstreet
1924*4882a593Smuzhiyun  * powerbooks.
1925*4882a593Smuzhiyun  */
1926*4882a593Smuzhiyun static struct feature_table_entry heathrow_laptop_features[] = {
1927*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		ohare_htw_scc_enable },
1928*4882a593Smuzhiyun 	{ PMAC_FTR_MODEM_ENABLE,	heathrow_modem_enable },
1929*4882a593Smuzhiyun 	{ PMAC_FTR_SWIM3_ENABLE,	heathrow_floppy_enable },
1930*4882a593Smuzhiyun 	{ PMAC_FTR_MESH_ENABLE,		heathrow_mesh_enable },
1931*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		heathrow_ide_enable },
1932*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		heathrow_ide_reset },
1933*4882a593Smuzhiyun 	{ PMAC_FTR_BMAC_ENABLE,		heathrow_bmac_enable },
1934*4882a593Smuzhiyun 	{ PMAC_FTR_SOUND_CHIP_ENABLE,	heathrow_sound_enable },
1935*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		heathrow_sleep_state },
1936*4882a593Smuzhiyun 	{ 0, NULL }
1937*4882a593Smuzhiyun };
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun /* Paddington based machines
1940*4882a593Smuzhiyun  * The lombard (101) powerbook, first iMac models, B&W G3 and Yikes G4.
1941*4882a593Smuzhiyun  */
1942*4882a593Smuzhiyun static struct feature_table_entry paddington_features[] = {
1943*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		ohare_htw_scc_enable },
1944*4882a593Smuzhiyun 	{ PMAC_FTR_MODEM_ENABLE,	heathrow_modem_enable },
1945*4882a593Smuzhiyun 	{ PMAC_FTR_SWIM3_ENABLE,	heathrow_floppy_enable },
1946*4882a593Smuzhiyun 	{ PMAC_FTR_MESH_ENABLE,		heathrow_mesh_enable },
1947*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		heathrow_ide_enable },
1948*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		heathrow_ide_reset },
1949*4882a593Smuzhiyun 	{ PMAC_FTR_BMAC_ENABLE,		heathrow_bmac_enable },
1950*4882a593Smuzhiyun 	{ PMAC_FTR_SOUND_CHIP_ENABLE,	heathrow_sound_enable },
1951*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		heathrow_sleep_state },
1952*4882a593Smuzhiyun 	{ 0, NULL }
1953*4882a593Smuzhiyun };
1954*4882a593Smuzhiyun 
1955*4882a593Smuzhiyun /* Core99 & MacRISC 2 machines (all machines released since the
1956*4882a593Smuzhiyun  * iBook (included), that is all AGP machines, except pangea
1957*4882a593Smuzhiyun  * chipset. The pangea chipset is the "combo" UniNorth/KeyLargo
1958*4882a593Smuzhiyun  * used on iBook2 & iMac "flow power".
1959*4882a593Smuzhiyun  */
1960*4882a593Smuzhiyun static struct feature_table_entry core99_features[] = {
1961*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		core99_scc_enable },
1962*4882a593Smuzhiyun 	{ PMAC_FTR_MODEM_ENABLE,	core99_modem_enable },
1963*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		core99_ide_enable },
1964*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		core99_ide_reset },
1965*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_ENABLE,		core99_gmac_enable },
1966*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_PHY_RESET,	core99_gmac_phy_reset },
1967*4882a593Smuzhiyun 	{ PMAC_FTR_SOUND_CHIP_ENABLE,	core99_sound_chip_enable },
1968*4882a593Smuzhiyun 	{ PMAC_FTR_AIRPORT_ENABLE,	core99_airport_enable },
1969*4882a593Smuzhiyun 	{ PMAC_FTR_USB_ENABLE,		core99_usb_enable },
1970*4882a593Smuzhiyun 	{ PMAC_FTR_1394_ENABLE,		core99_firewire_enable },
1971*4882a593Smuzhiyun 	{ PMAC_FTR_1394_CABLE_POWER,	core99_firewire_cable_power },
1972*4882a593Smuzhiyun #ifdef CONFIG_PM
1973*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		core99_sleep_state },
1974*4882a593Smuzhiyun #endif
1975*4882a593Smuzhiyun #ifdef CONFIG_SMP
1976*4882a593Smuzhiyun 	{ PMAC_FTR_RESET_CPU,		core99_reset_cpu },
1977*4882a593Smuzhiyun #endif /* CONFIG_SMP */
1978*4882a593Smuzhiyun 	{ PMAC_FTR_READ_GPIO,		core99_read_gpio },
1979*4882a593Smuzhiyun 	{ PMAC_FTR_WRITE_GPIO,		core99_write_gpio },
1980*4882a593Smuzhiyun 	{ 0, NULL }
1981*4882a593Smuzhiyun };
1982*4882a593Smuzhiyun 
1983*4882a593Smuzhiyun /* RackMac
1984*4882a593Smuzhiyun  */
1985*4882a593Smuzhiyun static struct feature_table_entry rackmac_features[] = {
1986*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		core99_scc_enable },
1987*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		core99_ide_enable },
1988*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		core99_ide_reset },
1989*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_ENABLE,		core99_gmac_enable },
1990*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_PHY_RESET,	core99_gmac_phy_reset },
1991*4882a593Smuzhiyun 	{ PMAC_FTR_USB_ENABLE,		core99_usb_enable },
1992*4882a593Smuzhiyun 	{ PMAC_FTR_1394_ENABLE,		core99_firewire_enable },
1993*4882a593Smuzhiyun 	{ PMAC_FTR_1394_CABLE_POWER,	core99_firewire_cable_power },
1994*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		core99_sleep_state },
1995*4882a593Smuzhiyun #ifdef CONFIG_SMP
1996*4882a593Smuzhiyun 	{ PMAC_FTR_RESET_CPU,		core99_reset_cpu },
1997*4882a593Smuzhiyun #endif /* CONFIG_SMP */
1998*4882a593Smuzhiyun 	{ PMAC_FTR_READ_GPIO,		core99_read_gpio },
1999*4882a593Smuzhiyun 	{ PMAC_FTR_WRITE_GPIO,		core99_write_gpio },
2000*4882a593Smuzhiyun 	{ 0, NULL }
2001*4882a593Smuzhiyun };
2002*4882a593Smuzhiyun 
2003*4882a593Smuzhiyun /* Pangea features
2004*4882a593Smuzhiyun  */
2005*4882a593Smuzhiyun static struct feature_table_entry pangea_features[] = {
2006*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		core99_scc_enable },
2007*4882a593Smuzhiyun 	{ PMAC_FTR_MODEM_ENABLE,	pangea_modem_enable },
2008*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		core99_ide_enable },
2009*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		core99_ide_reset },
2010*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_ENABLE,		core99_gmac_enable },
2011*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_PHY_RESET,	core99_gmac_phy_reset },
2012*4882a593Smuzhiyun 	{ PMAC_FTR_SOUND_CHIP_ENABLE,	core99_sound_chip_enable },
2013*4882a593Smuzhiyun 	{ PMAC_FTR_AIRPORT_ENABLE,	core99_airport_enable },
2014*4882a593Smuzhiyun 	{ PMAC_FTR_USB_ENABLE,		core99_usb_enable },
2015*4882a593Smuzhiyun 	{ PMAC_FTR_1394_ENABLE,		core99_firewire_enable },
2016*4882a593Smuzhiyun 	{ PMAC_FTR_1394_CABLE_POWER,	core99_firewire_cable_power },
2017*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		core99_sleep_state },
2018*4882a593Smuzhiyun 	{ PMAC_FTR_READ_GPIO,		core99_read_gpio },
2019*4882a593Smuzhiyun 	{ PMAC_FTR_WRITE_GPIO,		core99_write_gpio },
2020*4882a593Smuzhiyun 	{ 0, NULL }
2021*4882a593Smuzhiyun };
2022*4882a593Smuzhiyun 
2023*4882a593Smuzhiyun /* Intrepid features
2024*4882a593Smuzhiyun  */
2025*4882a593Smuzhiyun static struct feature_table_entry intrepid_features[] = {
2026*4882a593Smuzhiyun 	{ PMAC_FTR_SCC_ENABLE,		core99_scc_enable },
2027*4882a593Smuzhiyun 	{ PMAC_FTR_MODEM_ENABLE,	pangea_modem_enable },
2028*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_ENABLE,		core99_ide_enable },
2029*4882a593Smuzhiyun 	{ PMAC_FTR_IDE_RESET,		core99_ide_reset },
2030*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_ENABLE,		core99_gmac_enable },
2031*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_PHY_RESET,	core99_gmac_phy_reset },
2032*4882a593Smuzhiyun 	{ PMAC_FTR_SOUND_CHIP_ENABLE,	core99_sound_chip_enable },
2033*4882a593Smuzhiyun 	{ PMAC_FTR_AIRPORT_ENABLE,	core99_airport_enable },
2034*4882a593Smuzhiyun 	{ PMAC_FTR_USB_ENABLE,		core99_usb_enable },
2035*4882a593Smuzhiyun 	{ PMAC_FTR_1394_ENABLE,		core99_firewire_enable },
2036*4882a593Smuzhiyun 	{ PMAC_FTR_1394_CABLE_POWER,	core99_firewire_cable_power },
2037*4882a593Smuzhiyun 	{ PMAC_FTR_SLEEP_STATE,		core99_sleep_state },
2038*4882a593Smuzhiyun 	{ PMAC_FTR_READ_GPIO,		core99_read_gpio },
2039*4882a593Smuzhiyun 	{ PMAC_FTR_WRITE_GPIO,		core99_write_gpio },
2040*4882a593Smuzhiyun 	{ PMAC_FTR_AACK_DELAY_ENABLE,	intrepid_aack_delay_enable },
2041*4882a593Smuzhiyun 	{ 0, NULL }
2042*4882a593Smuzhiyun };
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun #else /* CONFIG_PPC64 */
2045*4882a593Smuzhiyun 
2046*4882a593Smuzhiyun /* G5 features
2047*4882a593Smuzhiyun  */
2048*4882a593Smuzhiyun static struct feature_table_entry g5_features[] = {
2049*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_ENABLE,		g5_gmac_enable },
2050*4882a593Smuzhiyun 	{ PMAC_FTR_1394_ENABLE,		g5_fw_enable },
2051*4882a593Smuzhiyun 	{ PMAC_FTR_ENABLE_MPIC,		g5_mpic_enable },
2052*4882a593Smuzhiyun 	{ PMAC_FTR_GMAC_PHY_RESET,	g5_eth_phy_reset },
2053*4882a593Smuzhiyun 	{ PMAC_FTR_SOUND_CHIP_ENABLE,	g5_i2s_enable },
2054*4882a593Smuzhiyun #ifdef CONFIG_SMP
2055*4882a593Smuzhiyun 	{ PMAC_FTR_RESET_CPU,		g5_reset_cpu },
2056*4882a593Smuzhiyun #endif /* CONFIG_SMP */
2057*4882a593Smuzhiyun 	{ PMAC_FTR_READ_GPIO,		core99_read_gpio },
2058*4882a593Smuzhiyun 	{ PMAC_FTR_WRITE_GPIO,		core99_write_gpio },
2059*4882a593Smuzhiyun 	{ 0, NULL }
2060*4882a593Smuzhiyun };
2061*4882a593Smuzhiyun 
2062*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
2063*4882a593Smuzhiyun 
2064*4882a593Smuzhiyun static struct pmac_mb_def pmac_mb_defs[] = {
2065*4882a593Smuzhiyun #ifndef CONFIG_PPC64
2066*4882a593Smuzhiyun 	/*
2067*4882a593Smuzhiyun 	 * Desktops
2068*4882a593Smuzhiyun 	 */
2069*4882a593Smuzhiyun 
2070*4882a593Smuzhiyun 	{	"AAPL,8500",			"PowerMac 8500/8600",
2071*4882a593Smuzhiyun 		PMAC_TYPE_PSURGE,		NULL,
2072*4882a593Smuzhiyun 		0
2073*4882a593Smuzhiyun 	},
2074*4882a593Smuzhiyun 	{	"AAPL,9500",			"PowerMac 9500/9600",
2075*4882a593Smuzhiyun 		PMAC_TYPE_PSURGE,		NULL,
2076*4882a593Smuzhiyun 		0
2077*4882a593Smuzhiyun 	},
2078*4882a593Smuzhiyun 	{	"AAPL,7200",			"PowerMac 7200",
2079*4882a593Smuzhiyun 		PMAC_TYPE_PSURGE,		NULL,
2080*4882a593Smuzhiyun 		0
2081*4882a593Smuzhiyun 	},
2082*4882a593Smuzhiyun 	{	"AAPL,7300",			"PowerMac 7200/7300",
2083*4882a593Smuzhiyun 		PMAC_TYPE_PSURGE,		NULL,
2084*4882a593Smuzhiyun 		0
2085*4882a593Smuzhiyun 	},
2086*4882a593Smuzhiyun 	{	"AAPL,7500",			"PowerMac 7500",
2087*4882a593Smuzhiyun 		PMAC_TYPE_PSURGE,		NULL,
2088*4882a593Smuzhiyun 		0
2089*4882a593Smuzhiyun 	},
2090*4882a593Smuzhiyun 	{	"AAPL,ShinerESB",		"Apple Network Server",
2091*4882a593Smuzhiyun 		PMAC_TYPE_ANS,			NULL,
2092*4882a593Smuzhiyun 		0
2093*4882a593Smuzhiyun 	},
2094*4882a593Smuzhiyun 	{	"AAPL,e407",			"Alchemy",
2095*4882a593Smuzhiyun 		PMAC_TYPE_ALCHEMY,		NULL,
2096*4882a593Smuzhiyun 		0
2097*4882a593Smuzhiyun 	},
2098*4882a593Smuzhiyun 	{	"AAPL,e411",			"Gazelle",
2099*4882a593Smuzhiyun 		PMAC_TYPE_GAZELLE,		NULL,
2100*4882a593Smuzhiyun 		0
2101*4882a593Smuzhiyun 	},
2102*4882a593Smuzhiyun 	{	"AAPL,Gossamer",		"PowerMac G3 (Gossamer)",
2103*4882a593Smuzhiyun 		PMAC_TYPE_GOSSAMER,		heathrow_desktop_features,
2104*4882a593Smuzhiyun 		0
2105*4882a593Smuzhiyun 	},
2106*4882a593Smuzhiyun 	{	"AAPL,PowerMac G3",		"PowerMac G3 (Silk)",
2107*4882a593Smuzhiyun 		PMAC_TYPE_SILK,			heathrow_desktop_features,
2108*4882a593Smuzhiyun 		0
2109*4882a593Smuzhiyun 	},
2110*4882a593Smuzhiyun 	{	"PowerMac1,1",			"Blue&White G3",
2111*4882a593Smuzhiyun 		PMAC_TYPE_YOSEMITE,		paddington_features,
2112*4882a593Smuzhiyun 		0
2113*4882a593Smuzhiyun 	},
2114*4882a593Smuzhiyun 	{	"PowerMac1,2",			"PowerMac G4 PCI Graphics",
2115*4882a593Smuzhiyun 		PMAC_TYPE_YIKES,		paddington_features,
2116*4882a593Smuzhiyun 		0
2117*4882a593Smuzhiyun 	},
2118*4882a593Smuzhiyun 	{	"PowerMac2,1",			"iMac FireWire",
2119*4882a593Smuzhiyun 		PMAC_TYPE_FW_IMAC,		core99_features,
2120*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_OLD_CORE99
2121*4882a593Smuzhiyun 	},
2122*4882a593Smuzhiyun 	{	"PowerMac2,2",			"iMac FireWire",
2123*4882a593Smuzhiyun 		PMAC_TYPE_FW_IMAC,		core99_features,
2124*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_OLD_CORE99
2125*4882a593Smuzhiyun 	},
2126*4882a593Smuzhiyun 	{	"PowerMac3,1",			"PowerMac G4 AGP Graphics",
2127*4882a593Smuzhiyun 		PMAC_TYPE_SAWTOOTH,		core99_features,
2128*4882a593Smuzhiyun 		PMAC_MB_OLD_CORE99
2129*4882a593Smuzhiyun 	},
2130*4882a593Smuzhiyun 	{	"PowerMac3,2",			"PowerMac G4 AGP Graphics",
2131*4882a593Smuzhiyun 		PMAC_TYPE_SAWTOOTH,		core99_features,
2132*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_OLD_CORE99
2133*4882a593Smuzhiyun 	},
2134*4882a593Smuzhiyun 	{	"PowerMac3,3",			"PowerMac G4 AGP Graphics",
2135*4882a593Smuzhiyun 		PMAC_TYPE_SAWTOOTH,		core99_features,
2136*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_OLD_CORE99
2137*4882a593Smuzhiyun 	},
2138*4882a593Smuzhiyun 	{	"PowerMac3,4",			"PowerMac G4 Silver",
2139*4882a593Smuzhiyun 		PMAC_TYPE_QUICKSILVER,		core99_features,
2140*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP
2141*4882a593Smuzhiyun 	},
2142*4882a593Smuzhiyun 	{	"PowerMac3,5",			"PowerMac G4 Silver",
2143*4882a593Smuzhiyun 		PMAC_TYPE_QUICKSILVER,		core99_features,
2144*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP
2145*4882a593Smuzhiyun 	},
2146*4882a593Smuzhiyun 	{	"PowerMac3,6",			"PowerMac G4 Windtunnel",
2147*4882a593Smuzhiyun 		PMAC_TYPE_WINDTUNNEL,		core99_features,
2148*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP,
2149*4882a593Smuzhiyun 	},
2150*4882a593Smuzhiyun 	{	"PowerMac4,1",			"iMac \"Flower Power\"",
2151*4882a593Smuzhiyun 		PMAC_TYPE_PANGEA_IMAC,		pangea_features,
2152*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP
2153*4882a593Smuzhiyun 	},
2154*4882a593Smuzhiyun 	{	"PowerMac4,2",			"Flat panel iMac",
2155*4882a593Smuzhiyun 		PMAC_TYPE_FLAT_PANEL_IMAC,	pangea_features,
2156*4882a593Smuzhiyun 		PMAC_MB_CAN_SLEEP
2157*4882a593Smuzhiyun 	},
2158*4882a593Smuzhiyun 	{	"PowerMac4,4",			"eMac",
2159*4882a593Smuzhiyun 		PMAC_TYPE_EMAC,			core99_features,
2160*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP
2161*4882a593Smuzhiyun 	},
2162*4882a593Smuzhiyun 	{	"PowerMac5,1",			"PowerMac G4 Cube",
2163*4882a593Smuzhiyun 		PMAC_TYPE_CUBE,			core99_features,
2164*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_OLD_CORE99
2165*4882a593Smuzhiyun 	},
2166*4882a593Smuzhiyun 	{	"PowerMac6,1",			"Flat panel iMac",
2167*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2168*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP,
2169*4882a593Smuzhiyun 	},
2170*4882a593Smuzhiyun 	{	"PowerMac6,3",			"Flat panel iMac",
2171*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2172*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP,
2173*4882a593Smuzhiyun 	},
2174*4882a593Smuzhiyun 	{	"PowerMac6,4",			"eMac",
2175*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2176*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP,
2177*4882a593Smuzhiyun 	},
2178*4882a593Smuzhiyun 	{	"PowerMac10,1",			"Mac mini",
2179*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2180*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP,
2181*4882a593Smuzhiyun 	},
2182*4882a593Smuzhiyun 	{       "PowerMac10,2",                 "Mac mini (Late 2005)",
2183*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,     intrepid_features,
2184*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP,
2185*4882a593Smuzhiyun 	},
2186*4882a593Smuzhiyun  	{	"iMac,1",			"iMac (first generation)",
2187*4882a593Smuzhiyun 		PMAC_TYPE_ORIG_IMAC,		paddington_features,
2188*4882a593Smuzhiyun 		0
2189*4882a593Smuzhiyun 	},
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	/*
2192*4882a593Smuzhiyun 	 * Xserve's
2193*4882a593Smuzhiyun 	 */
2194*4882a593Smuzhiyun 
2195*4882a593Smuzhiyun 	{	"RackMac1,1",			"XServe",
2196*4882a593Smuzhiyun 		PMAC_TYPE_RACKMAC,		rackmac_features,
2197*4882a593Smuzhiyun 		0,
2198*4882a593Smuzhiyun 	},
2199*4882a593Smuzhiyun 	{	"RackMac1,2",			"XServe rev. 2",
2200*4882a593Smuzhiyun 		PMAC_TYPE_RACKMAC,		rackmac_features,
2201*4882a593Smuzhiyun 		0,
2202*4882a593Smuzhiyun 	},
2203*4882a593Smuzhiyun 
2204*4882a593Smuzhiyun 	/*
2205*4882a593Smuzhiyun 	 * Laptops
2206*4882a593Smuzhiyun 	 */
2207*4882a593Smuzhiyun 
2208*4882a593Smuzhiyun 	{	"AAPL,3400/2400",		"PowerBook 3400",
2209*4882a593Smuzhiyun 		PMAC_TYPE_HOOPER,		ohare_features,
2210*4882a593Smuzhiyun 		PMAC_MB_CAN_SLEEP | PMAC_MB_MOBILE
2211*4882a593Smuzhiyun 	},
2212*4882a593Smuzhiyun 	{	"AAPL,3500",			"PowerBook 3500",
2213*4882a593Smuzhiyun 		PMAC_TYPE_KANGA,		ohare_features,
2214*4882a593Smuzhiyun 		PMAC_MB_CAN_SLEEP | PMAC_MB_MOBILE
2215*4882a593Smuzhiyun 	},
2216*4882a593Smuzhiyun 	{	"AAPL,PowerBook1998",		"PowerBook Wallstreet",
2217*4882a593Smuzhiyun 		PMAC_TYPE_WALLSTREET,		heathrow_laptop_features,
2218*4882a593Smuzhiyun 		PMAC_MB_CAN_SLEEP | PMAC_MB_MOBILE
2219*4882a593Smuzhiyun 	},
2220*4882a593Smuzhiyun 	{	"PowerBook1,1",			"PowerBook 101 (Lombard)",
2221*4882a593Smuzhiyun 		PMAC_TYPE_101_PBOOK,		paddington_features,
2222*4882a593Smuzhiyun 		PMAC_MB_CAN_SLEEP | PMAC_MB_MOBILE
2223*4882a593Smuzhiyun 	},
2224*4882a593Smuzhiyun 	{	"PowerBook2,1",			"iBook (first generation)",
2225*4882a593Smuzhiyun 		PMAC_TYPE_ORIG_IBOOK,		core99_features,
2226*4882a593Smuzhiyun 		PMAC_MB_CAN_SLEEP | PMAC_MB_OLD_CORE99 | PMAC_MB_MOBILE
2227*4882a593Smuzhiyun 	},
2228*4882a593Smuzhiyun 	{	"PowerBook2,2",			"iBook FireWire",
2229*4882a593Smuzhiyun 		PMAC_TYPE_FW_IBOOK,		core99_features,
2230*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER |
2231*4882a593Smuzhiyun 		PMAC_MB_OLD_CORE99 | PMAC_MB_MOBILE
2232*4882a593Smuzhiyun 	},
2233*4882a593Smuzhiyun 	{	"PowerBook3,1",			"PowerBook Pismo",
2234*4882a593Smuzhiyun 		PMAC_TYPE_PISMO,		core99_features,
2235*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER |
2236*4882a593Smuzhiyun 		PMAC_MB_OLD_CORE99 | PMAC_MB_MOBILE
2237*4882a593Smuzhiyun 	},
2238*4882a593Smuzhiyun 	{	"PowerBook3,2",			"PowerBook Titanium",
2239*4882a593Smuzhiyun 		PMAC_TYPE_TITANIUM,		core99_features,
2240*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2241*4882a593Smuzhiyun 	},
2242*4882a593Smuzhiyun 	{	"PowerBook3,3",			"PowerBook Titanium II",
2243*4882a593Smuzhiyun 		PMAC_TYPE_TITANIUM2,		core99_features,
2244*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2245*4882a593Smuzhiyun 	},
2246*4882a593Smuzhiyun 	{	"PowerBook3,4",			"PowerBook Titanium III",
2247*4882a593Smuzhiyun 		PMAC_TYPE_TITANIUM3,		core99_features,
2248*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2249*4882a593Smuzhiyun 	},
2250*4882a593Smuzhiyun 	{	"PowerBook3,5",			"PowerBook Titanium IV",
2251*4882a593Smuzhiyun 		PMAC_TYPE_TITANIUM4,		core99_features,
2252*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2253*4882a593Smuzhiyun 	},
2254*4882a593Smuzhiyun 	{	"PowerBook4,1",			"iBook 2",
2255*4882a593Smuzhiyun 		PMAC_TYPE_IBOOK2,		pangea_features,
2256*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2257*4882a593Smuzhiyun 	},
2258*4882a593Smuzhiyun 	{	"PowerBook4,2",			"iBook 2",
2259*4882a593Smuzhiyun 		PMAC_TYPE_IBOOK2,		pangea_features,
2260*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2261*4882a593Smuzhiyun 	},
2262*4882a593Smuzhiyun 	{	"PowerBook4,3",			"iBook 2 rev. 2",
2263*4882a593Smuzhiyun 		PMAC_TYPE_IBOOK2,		pangea_features,
2264*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE
2265*4882a593Smuzhiyun 	},
2266*4882a593Smuzhiyun 	{	"PowerBook5,1",			"PowerBook G4 17\"",
2267*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2268*4882a593Smuzhiyun 		PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2269*4882a593Smuzhiyun 	},
2270*4882a593Smuzhiyun 	{	"PowerBook5,2",			"PowerBook G4 15\"",
2271*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2272*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2273*4882a593Smuzhiyun 	},
2274*4882a593Smuzhiyun 	{	"PowerBook5,3",			"PowerBook G4 17\"",
2275*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2276*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2277*4882a593Smuzhiyun 	},
2278*4882a593Smuzhiyun 	{	"PowerBook5,4",			"PowerBook G4 15\"",
2279*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2280*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2281*4882a593Smuzhiyun 	},
2282*4882a593Smuzhiyun 	{	"PowerBook5,5",			"PowerBook G4 17\"",
2283*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2284*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2285*4882a593Smuzhiyun 	},
2286*4882a593Smuzhiyun 	{	"PowerBook5,6",			"PowerBook G4 15\"",
2287*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2288*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2289*4882a593Smuzhiyun 	},
2290*4882a593Smuzhiyun 	{	"PowerBook5,7",			"PowerBook G4 17\"",
2291*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2292*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2293*4882a593Smuzhiyun 	},
2294*4882a593Smuzhiyun 	{	"PowerBook5,8",			"PowerBook G4 15\"",
2295*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2296*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP  | PMAC_MB_MOBILE,
2297*4882a593Smuzhiyun 	},
2298*4882a593Smuzhiyun 	{	"PowerBook5,9",			"PowerBook G4 17\"",
2299*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2300*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_MOBILE,
2301*4882a593Smuzhiyun 	},
2302*4882a593Smuzhiyun 	{	"PowerBook6,1",			"PowerBook G4 12\"",
2303*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2304*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2305*4882a593Smuzhiyun 	},
2306*4882a593Smuzhiyun 	{	"PowerBook6,2",			"PowerBook G4",
2307*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2308*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2309*4882a593Smuzhiyun 	},
2310*4882a593Smuzhiyun 	{	"PowerBook6,3",			"iBook G4",
2311*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2312*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2313*4882a593Smuzhiyun 	},
2314*4882a593Smuzhiyun 	{	"PowerBook6,4",			"PowerBook G4 12\"",
2315*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2316*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2317*4882a593Smuzhiyun 	},
2318*4882a593Smuzhiyun 	{	"PowerBook6,5",			"iBook G4",
2319*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2320*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2321*4882a593Smuzhiyun 	},
2322*4882a593Smuzhiyun 	{	"PowerBook6,7",			"iBook G4",
2323*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2324*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2325*4882a593Smuzhiyun 	},
2326*4882a593Smuzhiyun 	{	"PowerBook6,8",			"PowerBook G4 12\"",
2327*4882a593Smuzhiyun 		PMAC_TYPE_UNKNOWN_INTREPID,	intrepid_features,
2328*4882a593Smuzhiyun 		PMAC_MB_MAY_SLEEP | PMAC_MB_HAS_FW_POWER | PMAC_MB_MOBILE,
2329*4882a593Smuzhiyun 	},
2330*4882a593Smuzhiyun #else /* CONFIG_PPC64 */
2331*4882a593Smuzhiyun 	{	"PowerMac7,2",			"PowerMac G5",
2332*4882a593Smuzhiyun 		PMAC_TYPE_POWERMAC_G5,		g5_features,
2333*4882a593Smuzhiyun 		0,
2334*4882a593Smuzhiyun 	},
2335*4882a593Smuzhiyun #ifdef CONFIG_PPC64
2336*4882a593Smuzhiyun 	{	"PowerMac7,3",			"PowerMac G5",
2337*4882a593Smuzhiyun 		PMAC_TYPE_POWERMAC_G5,		g5_features,
2338*4882a593Smuzhiyun 		0,
2339*4882a593Smuzhiyun 	},
2340*4882a593Smuzhiyun 	{	"PowerMac8,1",			"iMac G5",
2341*4882a593Smuzhiyun 		PMAC_TYPE_IMAC_G5,		g5_features,
2342*4882a593Smuzhiyun 		0,
2343*4882a593Smuzhiyun 	},
2344*4882a593Smuzhiyun 	{	"PowerMac9,1",			"PowerMac G5",
2345*4882a593Smuzhiyun 		PMAC_TYPE_POWERMAC_G5_U3L,	g5_features,
2346*4882a593Smuzhiyun 		0,
2347*4882a593Smuzhiyun 	},
2348*4882a593Smuzhiyun 	{	"PowerMac11,2",			"PowerMac G5 Dual Core",
2349*4882a593Smuzhiyun 		PMAC_TYPE_POWERMAC_G5_U3L,	g5_features,
2350*4882a593Smuzhiyun 		0,
2351*4882a593Smuzhiyun 	},
2352*4882a593Smuzhiyun 	{	"PowerMac12,1",			"iMac G5 (iSight)",
2353*4882a593Smuzhiyun 		PMAC_TYPE_POWERMAC_G5_U3L,	g5_features,
2354*4882a593Smuzhiyun 		0,
2355*4882a593Smuzhiyun 	},
2356*4882a593Smuzhiyun 	{       "RackMac3,1",                   "XServe G5",
2357*4882a593Smuzhiyun 		PMAC_TYPE_XSERVE_G5,		g5_features,
2358*4882a593Smuzhiyun 		0,
2359*4882a593Smuzhiyun 	},
2360*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
2361*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
2362*4882a593Smuzhiyun };
2363*4882a593Smuzhiyun 
2364*4882a593Smuzhiyun /*
2365*4882a593Smuzhiyun  * The toplevel feature_call callback
2366*4882a593Smuzhiyun  */
pmac_do_feature_call(unsigned int selector,...)2367*4882a593Smuzhiyun long pmac_do_feature_call(unsigned int selector, ...)
2368*4882a593Smuzhiyun {
2369*4882a593Smuzhiyun 	struct device_node *node;
2370*4882a593Smuzhiyun 	long param, value;
2371*4882a593Smuzhiyun 	int i;
2372*4882a593Smuzhiyun 	feature_call func = NULL;
2373*4882a593Smuzhiyun 	va_list args;
2374*4882a593Smuzhiyun 
2375*4882a593Smuzhiyun 	if (pmac_mb.features)
2376*4882a593Smuzhiyun 		for (i=0; pmac_mb.features[i].function; i++)
2377*4882a593Smuzhiyun 			if (pmac_mb.features[i].selector == selector) {
2378*4882a593Smuzhiyun 				func = pmac_mb.features[i].function;
2379*4882a593Smuzhiyun 				break;
2380*4882a593Smuzhiyun 			}
2381*4882a593Smuzhiyun 	if (!func)
2382*4882a593Smuzhiyun 		for (i=0; any_features[i].function; i++)
2383*4882a593Smuzhiyun 			if (any_features[i].selector == selector) {
2384*4882a593Smuzhiyun 				func = any_features[i].function;
2385*4882a593Smuzhiyun 				break;
2386*4882a593Smuzhiyun 			}
2387*4882a593Smuzhiyun 	if (!func)
2388*4882a593Smuzhiyun 		return -ENODEV;
2389*4882a593Smuzhiyun 
2390*4882a593Smuzhiyun 	va_start(args, selector);
2391*4882a593Smuzhiyun 	node = (struct device_node*)va_arg(args, void*);
2392*4882a593Smuzhiyun 	param = va_arg(args, long);
2393*4882a593Smuzhiyun 	value = va_arg(args, long);
2394*4882a593Smuzhiyun 	va_end(args);
2395*4882a593Smuzhiyun 
2396*4882a593Smuzhiyun 	return func(node, param, value);
2397*4882a593Smuzhiyun }
2398*4882a593Smuzhiyun 
probe_motherboard(void)2399*4882a593Smuzhiyun static int __init probe_motherboard(void)
2400*4882a593Smuzhiyun {
2401*4882a593Smuzhiyun 	int i;
2402*4882a593Smuzhiyun 	struct macio_chip *macio = &macio_chips[0];
2403*4882a593Smuzhiyun 	const char *model = NULL;
2404*4882a593Smuzhiyun 	struct device_node *dt;
2405*4882a593Smuzhiyun 	int ret = 0;
2406*4882a593Smuzhiyun 
2407*4882a593Smuzhiyun 	/* Lookup known motherboard type in device-tree. First try an
2408*4882a593Smuzhiyun 	 * exact match on the "model" property, then try a "compatible"
2409*4882a593Smuzhiyun 	 * match is none is found.
2410*4882a593Smuzhiyun 	 */
2411*4882a593Smuzhiyun 	dt = of_find_node_by_name(NULL, "device-tree");
2412*4882a593Smuzhiyun 	if (dt != NULL)
2413*4882a593Smuzhiyun 		model = of_get_property(dt, "model", NULL);
2414*4882a593Smuzhiyun 	for(i=0; model && i<ARRAY_SIZE(pmac_mb_defs); i++) {
2415*4882a593Smuzhiyun 	    if (strcmp(model, pmac_mb_defs[i].model_string) == 0) {
2416*4882a593Smuzhiyun 		pmac_mb = pmac_mb_defs[i];
2417*4882a593Smuzhiyun 		goto found;
2418*4882a593Smuzhiyun 	    }
2419*4882a593Smuzhiyun 	}
2420*4882a593Smuzhiyun 	for(i=0; i<ARRAY_SIZE(pmac_mb_defs); i++) {
2421*4882a593Smuzhiyun 	    if (of_machine_is_compatible(pmac_mb_defs[i].model_string)) {
2422*4882a593Smuzhiyun 		pmac_mb = pmac_mb_defs[i];
2423*4882a593Smuzhiyun 		goto found;
2424*4882a593Smuzhiyun 	    }
2425*4882a593Smuzhiyun 	}
2426*4882a593Smuzhiyun 
2427*4882a593Smuzhiyun 	/* Fallback to selection depending on mac-io chip type */
2428*4882a593Smuzhiyun 	switch(macio->type) {
2429*4882a593Smuzhiyun #ifndef CONFIG_PPC64
2430*4882a593Smuzhiyun 	    case macio_grand_central:
2431*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_PSURGE;
2432*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown PowerSurge";
2433*4882a593Smuzhiyun 		break;
2434*4882a593Smuzhiyun 	    case macio_ohare:
2435*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_OHARE;
2436*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown OHare-based";
2437*4882a593Smuzhiyun 		break;
2438*4882a593Smuzhiyun 	    case macio_heathrow:
2439*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_HEATHROW;
2440*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown Heathrow-based";
2441*4882a593Smuzhiyun 		pmac_mb.features = heathrow_desktop_features;
2442*4882a593Smuzhiyun 		break;
2443*4882a593Smuzhiyun 	    case macio_paddington:
2444*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_PADDINGTON;
2445*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown Paddington-based";
2446*4882a593Smuzhiyun 		pmac_mb.features = paddington_features;
2447*4882a593Smuzhiyun 		break;
2448*4882a593Smuzhiyun 	    case macio_keylargo:
2449*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_CORE99;
2450*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown Keylargo-based";
2451*4882a593Smuzhiyun 		pmac_mb.features = core99_features;
2452*4882a593Smuzhiyun 		break;
2453*4882a593Smuzhiyun 	    case macio_pangea:
2454*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_PANGEA;
2455*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown Pangea-based";
2456*4882a593Smuzhiyun 		pmac_mb.features = pangea_features;
2457*4882a593Smuzhiyun 		break;
2458*4882a593Smuzhiyun 	    case macio_intrepid:
2459*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_INTREPID;
2460*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown Intrepid-based";
2461*4882a593Smuzhiyun 		pmac_mb.features = intrepid_features;
2462*4882a593Smuzhiyun 		break;
2463*4882a593Smuzhiyun #else /* CONFIG_PPC64 */
2464*4882a593Smuzhiyun 	case macio_keylargo2:
2465*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_K2;
2466*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown K2-based";
2467*4882a593Smuzhiyun 		pmac_mb.features = g5_features;
2468*4882a593Smuzhiyun 		break;
2469*4882a593Smuzhiyun 	case macio_shasta:
2470*4882a593Smuzhiyun 		pmac_mb.model_id = PMAC_TYPE_UNKNOWN_SHASTA;
2471*4882a593Smuzhiyun 		pmac_mb.model_name = "Unknown Shasta-based";
2472*4882a593Smuzhiyun 		pmac_mb.features = g5_features;
2473*4882a593Smuzhiyun 		break;
2474*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
2475*4882a593Smuzhiyun 	default:
2476*4882a593Smuzhiyun 		ret = -ENODEV;
2477*4882a593Smuzhiyun 		goto done;
2478*4882a593Smuzhiyun 	}
2479*4882a593Smuzhiyun found:
2480*4882a593Smuzhiyun #ifndef CONFIG_PPC64
2481*4882a593Smuzhiyun 	/* Fixup Hooper vs. Comet */
2482*4882a593Smuzhiyun 	if (pmac_mb.model_id == PMAC_TYPE_HOOPER) {
2483*4882a593Smuzhiyun 		u32 __iomem * mach_id_ptr = ioremap(0xf3000034, 4);
2484*4882a593Smuzhiyun 		if (!mach_id_ptr) {
2485*4882a593Smuzhiyun 			ret = -ENODEV;
2486*4882a593Smuzhiyun 			goto done;
2487*4882a593Smuzhiyun 		}
2488*4882a593Smuzhiyun 		/* Here, I used to disable the media-bay on comet. It
2489*4882a593Smuzhiyun 		 * appears this is wrong, the floppy connector is actually
2490*4882a593Smuzhiyun 		 * a kind of media-bay and works with the current driver.
2491*4882a593Smuzhiyun 		 */
2492*4882a593Smuzhiyun 		if (__raw_readl(mach_id_ptr) & 0x20000000UL)
2493*4882a593Smuzhiyun 			pmac_mb.model_id = PMAC_TYPE_COMET;
2494*4882a593Smuzhiyun 		iounmap(mach_id_ptr);
2495*4882a593Smuzhiyun 	}
2496*4882a593Smuzhiyun 
2497*4882a593Smuzhiyun 	/* Set default value of powersave_nap on machines that support it.
2498*4882a593Smuzhiyun 	 * It appears that uninorth rev 3 has a problem with it, we don't
2499*4882a593Smuzhiyun 	 * enable it on those. In theory, the flush-on-lock property is
2500*4882a593Smuzhiyun 	 * supposed to be set when not supported, but I'm not very confident
2501*4882a593Smuzhiyun 	 * that all Apple OF revs did it properly, I do it the paranoid way.
2502*4882a593Smuzhiyun 	 */
2503*4882a593Smuzhiyun 	if (uninorth_base && uninorth_rev > 3) {
2504*4882a593Smuzhiyun 		struct device_node *np;
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 		for_each_of_cpu_node(np) {
2507*4882a593Smuzhiyun 			int cpu_count = 1;
2508*4882a593Smuzhiyun 
2509*4882a593Smuzhiyun 			/* Nap mode not supported on SMP */
2510*4882a593Smuzhiyun 			if (of_get_property(np, "flush-on-lock", NULL) ||
2511*4882a593Smuzhiyun 			    (cpu_count > 1)) {
2512*4882a593Smuzhiyun 				powersave_nap = 0;
2513*4882a593Smuzhiyun 				of_node_put(np);
2514*4882a593Smuzhiyun 				break;
2515*4882a593Smuzhiyun 			}
2516*4882a593Smuzhiyun 
2517*4882a593Smuzhiyun 			cpu_count++;
2518*4882a593Smuzhiyun 			powersave_nap = 1;
2519*4882a593Smuzhiyun 		}
2520*4882a593Smuzhiyun 	}
2521*4882a593Smuzhiyun 	if (powersave_nap)
2522*4882a593Smuzhiyun 		printk(KERN_DEBUG "Processor NAP mode on idle enabled.\n");
2523*4882a593Smuzhiyun 
2524*4882a593Smuzhiyun 	/* On CPUs that support it (750FX), lowspeed by default during
2525*4882a593Smuzhiyun 	 * NAP mode
2526*4882a593Smuzhiyun 	 */
2527*4882a593Smuzhiyun 	powersave_lowspeed = 1;
2528*4882a593Smuzhiyun 
2529*4882a593Smuzhiyun #else /* CONFIG_PPC64 */
2530*4882a593Smuzhiyun 	powersave_nap = 1;
2531*4882a593Smuzhiyun #endif  /* CONFIG_PPC64 */
2532*4882a593Smuzhiyun 
2533*4882a593Smuzhiyun 	/* Check for "mobile" machine */
2534*4882a593Smuzhiyun 	if (model && (strncmp(model, "PowerBook", 9) == 0
2535*4882a593Smuzhiyun 		   || strncmp(model, "iBook", 5) == 0))
2536*4882a593Smuzhiyun 		pmac_mb.board_flags |= PMAC_MB_MOBILE;
2537*4882a593Smuzhiyun 
2538*4882a593Smuzhiyun 
2539*4882a593Smuzhiyun 	printk(KERN_INFO "PowerMac motherboard: %s\n", pmac_mb.model_name);
2540*4882a593Smuzhiyun done:
2541*4882a593Smuzhiyun 	of_node_put(dt);
2542*4882a593Smuzhiyun 	return ret;
2543*4882a593Smuzhiyun }
2544*4882a593Smuzhiyun 
2545*4882a593Smuzhiyun /* Initialize the Core99 UniNorth host bridge and memory controller
2546*4882a593Smuzhiyun  */
probe_uninorth(void)2547*4882a593Smuzhiyun static void __init probe_uninorth(void)
2548*4882a593Smuzhiyun {
2549*4882a593Smuzhiyun 	const u32 *addrp;
2550*4882a593Smuzhiyun 	phys_addr_t address;
2551*4882a593Smuzhiyun 	unsigned long actrl;
2552*4882a593Smuzhiyun 
2553*4882a593Smuzhiyun 	/* Locate core99 Uni-N */
2554*4882a593Smuzhiyun 	uninorth_node = of_find_node_by_name(NULL, "uni-n");
2555*4882a593Smuzhiyun 	uninorth_maj = 1;
2556*4882a593Smuzhiyun 
2557*4882a593Smuzhiyun 	/* Locate G5 u3 */
2558*4882a593Smuzhiyun 	if (uninorth_node == NULL) {
2559*4882a593Smuzhiyun 		uninorth_node = of_find_node_by_name(NULL, "u3");
2560*4882a593Smuzhiyun 		uninorth_maj = 3;
2561*4882a593Smuzhiyun 	}
2562*4882a593Smuzhiyun 	/* Locate G5 u4 */
2563*4882a593Smuzhiyun 	if (uninorth_node == NULL) {
2564*4882a593Smuzhiyun 		uninorth_node = of_find_node_by_name(NULL, "u4");
2565*4882a593Smuzhiyun 		uninorth_maj = 4;
2566*4882a593Smuzhiyun 	}
2567*4882a593Smuzhiyun 	if (uninorth_node == NULL) {
2568*4882a593Smuzhiyun 		uninorth_maj = 0;
2569*4882a593Smuzhiyun 		return;
2570*4882a593Smuzhiyun 	}
2571*4882a593Smuzhiyun 
2572*4882a593Smuzhiyun 	addrp = of_get_property(uninorth_node, "reg", NULL);
2573*4882a593Smuzhiyun 	if (addrp == NULL)
2574*4882a593Smuzhiyun 		return;
2575*4882a593Smuzhiyun 	address = of_translate_address(uninorth_node, addrp);
2576*4882a593Smuzhiyun 	if (address == 0)
2577*4882a593Smuzhiyun 		return;
2578*4882a593Smuzhiyun 	uninorth_base = ioremap(address, 0x40000);
2579*4882a593Smuzhiyun 	if (uninorth_base == NULL)
2580*4882a593Smuzhiyun 		return;
2581*4882a593Smuzhiyun 	uninorth_rev = in_be32(UN_REG(UNI_N_VERSION));
2582*4882a593Smuzhiyun 	if (uninorth_maj == 3 || uninorth_maj == 4) {
2583*4882a593Smuzhiyun 		u3_ht_base = ioremap(address + U3_HT_CONFIG_BASE, 0x1000);
2584*4882a593Smuzhiyun 		if (u3_ht_base == NULL) {
2585*4882a593Smuzhiyun 			iounmap(uninorth_base);
2586*4882a593Smuzhiyun 			return;
2587*4882a593Smuzhiyun 		}
2588*4882a593Smuzhiyun 	}
2589*4882a593Smuzhiyun 
2590*4882a593Smuzhiyun 	printk(KERN_INFO "Found %s memory controller & host bridge"
2591*4882a593Smuzhiyun 	       " @ 0x%08x revision: 0x%02x\n", uninorth_maj == 3 ? "U3" :
2592*4882a593Smuzhiyun 	       uninorth_maj == 4 ? "U4" : "UniNorth",
2593*4882a593Smuzhiyun 	       (unsigned int)address, uninorth_rev);
2594*4882a593Smuzhiyun 	printk(KERN_INFO "Mapped at 0x%08lx\n", (unsigned long)uninorth_base);
2595*4882a593Smuzhiyun 
2596*4882a593Smuzhiyun 	/* Set the arbitrer QAck delay according to what Apple does
2597*4882a593Smuzhiyun 	 */
2598*4882a593Smuzhiyun 	if (uninorth_rev < 0x11) {
2599*4882a593Smuzhiyun 		actrl = UN_IN(UNI_N_ARB_CTRL) & ~UNI_N_ARB_CTRL_QACK_DELAY_MASK;
2600*4882a593Smuzhiyun 		actrl |= ((uninorth_rev < 3) ? UNI_N_ARB_CTRL_QACK_DELAY105 :
2601*4882a593Smuzhiyun 			UNI_N_ARB_CTRL_QACK_DELAY) <<
2602*4882a593Smuzhiyun 			UNI_N_ARB_CTRL_QACK_DELAY_SHIFT;
2603*4882a593Smuzhiyun 		UN_OUT(UNI_N_ARB_CTRL, actrl);
2604*4882a593Smuzhiyun 	}
2605*4882a593Smuzhiyun 
2606*4882a593Smuzhiyun 	/* Some more magic as done by them in recent MacOS X on UniNorth
2607*4882a593Smuzhiyun 	 * revs 1.5 to 2.O and Pangea. Seem to toggle the UniN Maxbus/PCI
2608*4882a593Smuzhiyun 	 * memory timeout
2609*4882a593Smuzhiyun 	 */
2610*4882a593Smuzhiyun 	if ((uninorth_rev >= 0x11 && uninorth_rev <= 0x24) ||
2611*4882a593Smuzhiyun 	    uninorth_rev == 0xc0)
2612*4882a593Smuzhiyun 		UN_OUT(0x2160, UN_IN(0x2160) & 0x00ffffff);
2613*4882a593Smuzhiyun }
2614*4882a593Smuzhiyun 
probe_one_macio(const char * name,const char * compat,int type)2615*4882a593Smuzhiyun static void __init probe_one_macio(const char *name, const char *compat, int type)
2616*4882a593Smuzhiyun {
2617*4882a593Smuzhiyun 	struct device_node*	node;
2618*4882a593Smuzhiyun 	int			i;
2619*4882a593Smuzhiyun 	volatile u32 __iomem	*base;
2620*4882a593Smuzhiyun 	const u32		*addrp, *revp;
2621*4882a593Smuzhiyun 	phys_addr_t		addr;
2622*4882a593Smuzhiyun 	u64			size;
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	for_each_node_by_name(node, name) {
2625*4882a593Smuzhiyun 		if (!compat)
2626*4882a593Smuzhiyun 			break;
2627*4882a593Smuzhiyun 		if (of_device_is_compatible(node, compat))
2628*4882a593Smuzhiyun 			break;
2629*4882a593Smuzhiyun 	}
2630*4882a593Smuzhiyun 	if (!node)
2631*4882a593Smuzhiyun 		return;
2632*4882a593Smuzhiyun 	for(i=0; i<MAX_MACIO_CHIPS; i++) {
2633*4882a593Smuzhiyun 		if (!macio_chips[i].of_node)
2634*4882a593Smuzhiyun 			break;
2635*4882a593Smuzhiyun 		if (macio_chips[i].of_node == node)
2636*4882a593Smuzhiyun 			return;
2637*4882a593Smuzhiyun 	}
2638*4882a593Smuzhiyun 
2639*4882a593Smuzhiyun 	if (i >= MAX_MACIO_CHIPS) {
2640*4882a593Smuzhiyun 		printk(KERN_ERR "pmac_feature: Please increase MAX_MACIO_CHIPS !\n");
2641*4882a593Smuzhiyun 		printk(KERN_ERR "pmac_feature: %pOF skipped\n", node);
2642*4882a593Smuzhiyun 		return;
2643*4882a593Smuzhiyun 	}
2644*4882a593Smuzhiyun 	addrp = of_get_pci_address(node, 0, &size, NULL);
2645*4882a593Smuzhiyun 	if (addrp == NULL) {
2646*4882a593Smuzhiyun 		printk(KERN_ERR "pmac_feature: %pOF: can't find base !\n",
2647*4882a593Smuzhiyun 		       node);
2648*4882a593Smuzhiyun 		return;
2649*4882a593Smuzhiyun 	}
2650*4882a593Smuzhiyun 	addr = of_translate_address(node, addrp);
2651*4882a593Smuzhiyun 	if (addr == 0) {
2652*4882a593Smuzhiyun 		printk(KERN_ERR "pmac_feature: %pOF, can't translate base !\n",
2653*4882a593Smuzhiyun 		       node);
2654*4882a593Smuzhiyun 		return;
2655*4882a593Smuzhiyun 	}
2656*4882a593Smuzhiyun 	base = ioremap(addr, (unsigned long)size);
2657*4882a593Smuzhiyun 	if (!base) {
2658*4882a593Smuzhiyun 		printk(KERN_ERR "pmac_feature: %pOF, can't map mac-io chip !\n",
2659*4882a593Smuzhiyun 		       node);
2660*4882a593Smuzhiyun 		return;
2661*4882a593Smuzhiyun 	}
2662*4882a593Smuzhiyun 	if (type == macio_keylargo || type == macio_keylargo2) {
2663*4882a593Smuzhiyun 		const u32 *did = of_get_property(node, "device-id", NULL);
2664*4882a593Smuzhiyun 		if (*did == 0x00000025)
2665*4882a593Smuzhiyun 			type = macio_pangea;
2666*4882a593Smuzhiyun 		if (*did == 0x0000003e)
2667*4882a593Smuzhiyun 			type = macio_intrepid;
2668*4882a593Smuzhiyun 		if (*did == 0x0000004f)
2669*4882a593Smuzhiyun 			type = macio_shasta;
2670*4882a593Smuzhiyun 	}
2671*4882a593Smuzhiyun 	macio_chips[i].of_node	= node;
2672*4882a593Smuzhiyun 	macio_chips[i].type	= type;
2673*4882a593Smuzhiyun 	macio_chips[i].base	= base;
2674*4882a593Smuzhiyun 	macio_chips[i].flags	= MACIO_FLAG_SCCA_ON | MACIO_FLAG_SCCB_ON;
2675*4882a593Smuzhiyun 	macio_chips[i].name	= macio_names[type];
2676*4882a593Smuzhiyun 	revp = of_get_property(node, "revision-id", NULL);
2677*4882a593Smuzhiyun 	if (revp)
2678*4882a593Smuzhiyun 		macio_chips[i].rev = *revp;
2679*4882a593Smuzhiyun 	printk(KERN_INFO "Found a %s mac-io controller, rev: %d, mapped at 0x%p\n",
2680*4882a593Smuzhiyun 		macio_names[type], macio_chips[i].rev, macio_chips[i].base);
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun 
2683*4882a593Smuzhiyun static int __init
probe_macios(void)2684*4882a593Smuzhiyun probe_macios(void)
2685*4882a593Smuzhiyun {
2686*4882a593Smuzhiyun 	/* Warning, ordering is important */
2687*4882a593Smuzhiyun 	probe_one_macio("gc", NULL, macio_grand_central);
2688*4882a593Smuzhiyun 	probe_one_macio("ohare", NULL, macio_ohare);
2689*4882a593Smuzhiyun 	probe_one_macio("pci106b,7", NULL, macio_ohareII);
2690*4882a593Smuzhiyun 	probe_one_macio("mac-io", "keylargo", macio_keylargo);
2691*4882a593Smuzhiyun 	probe_one_macio("mac-io", "paddington", macio_paddington);
2692*4882a593Smuzhiyun 	probe_one_macio("mac-io", "gatwick", macio_gatwick);
2693*4882a593Smuzhiyun 	probe_one_macio("mac-io", "heathrow", macio_heathrow);
2694*4882a593Smuzhiyun 	probe_one_macio("mac-io", "K2-Keylargo", macio_keylargo2);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	/* Make sure the "main" macio chip appear first */
2697*4882a593Smuzhiyun 	if (macio_chips[0].type == macio_gatwick
2698*4882a593Smuzhiyun 	    && macio_chips[1].type == macio_heathrow) {
2699*4882a593Smuzhiyun 		struct macio_chip temp = macio_chips[0];
2700*4882a593Smuzhiyun 		macio_chips[0] = macio_chips[1];
2701*4882a593Smuzhiyun 		macio_chips[1] = temp;
2702*4882a593Smuzhiyun 	}
2703*4882a593Smuzhiyun 	if (macio_chips[0].type == macio_ohareII
2704*4882a593Smuzhiyun 	    && macio_chips[1].type == macio_ohare) {
2705*4882a593Smuzhiyun 		struct macio_chip temp = macio_chips[0];
2706*4882a593Smuzhiyun 		macio_chips[0] = macio_chips[1];
2707*4882a593Smuzhiyun 		macio_chips[1] = temp;
2708*4882a593Smuzhiyun 	}
2709*4882a593Smuzhiyun 	macio_chips[0].lbus.index = 0;
2710*4882a593Smuzhiyun 	macio_chips[1].lbus.index = 1;
2711*4882a593Smuzhiyun 
2712*4882a593Smuzhiyun 	return (macio_chips[0].of_node == NULL) ? -ENODEV : 0;
2713*4882a593Smuzhiyun }
2714*4882a593Smuzhiyun 
2715*4882a593Smuzhiyun static void __init
initial_serial_shutdown(struct device_node * np)2716*4882a593Smuzhiyun initial_serial_shutdown(struct device_node *np)
2717*4882a593Smuzhiyun {
2718*4882a593Smuzhiyun 	int len;
2719*4882a593Smuzhiyun 	const struct slot_names_prop {
2720*4882a593Smuzhiyun 		int	count;
2721*4882a593Smuzhiyun 		char	name[1];
2722*4882a593Smuzhiyun 	} *slots;
2723*4882a593Smuzhiyun 	const char *conn;
2724*4882a593Smuzhiyun 	int port_type = PMAC_SCC_ASYNC;
2725*4882a593Smuzhiyun 	int modem = 0;
2726*4882a593Smuzhiyun 
2727*4882a593Smuzhiyun 	slots = of_get_property(np, "slot-names", &len);
2728*4882a593Smuzhiyun 	conn = of_get_property(np, "AAPL,connector", &len);
2729*4882a593Smuzhiyun 	if (conn && (strcmp(conn, "infrared") == 0))
2730*4882a593Smuzhiyun 		port_type = PMAC_SCC_IRDA;
2731*4882a593Smuzhiyun 	else if (of_device_is_compatible(np, "cobalt"))
2732*4882a593Smuzhiyun 		modem = 1;
2733*4882a593Smuzhiyun 	else if (slots && slots->count > 0) {
2734*4882a593Smuzhiyun 		if (strcmp(slots->name, "IrDA") == 0)
2735*4882a593Smuzhiyun 			port_type = PMAC_SCC_IRDA;
2736*4882a593Smuzhiyun 		else if (strcmp(slots->name, "Modem") == 0)
2737*4882a593Smuzhiyun 			modem = 1;
2738*4882a593Smuzhiyun 	}
2739*4882a593Smuzhiyun 	if (modem)
2740*4882a593Smuzhiyun 		pmac_call_feature(PMAC_FTR_MODEM_ENABLE, np, 0, 0);
2741*4882a593Smuzhiyun 	pmac_call_feature(PMAC_FTR_SCC_ENABLE, np, port_type, 0);
2742*4882a593Smuzhiyun }
2743*4882a593Smuzhiyun 
2744*4882a593Smuzhiyun static void __init
set_initial_features(void)2745*4882a593Smuzhiyun set_initial_features(void)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	struct device_node *np;
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	/* That hack appears to be necessary for some StarMax motherboards
2750*4882a593Smuzhiyun 	 * but I'm not too sure it was audited for side-effects on other
2751*4882a593Smuzhiyun 	 * ohare based machines...
2752*4882a593Smuzhiyun 	 * Since I still have difficulties figuring the right way to
2753*4882a593Smuzhiyun 	 * differentiate them all and since that hack was there for a long
2754*4882a593Smuzhiyun 	 * time, I'll keep it around
2755*4882a593Smuzhiyun 	 */
2756*4882a593Smuzhiyun 	if (macio_chips[0].type == macio_ohare) {
2757*4882a593Smuzhiyun 		struct macio_chip *macio = &macio_chips[0];
2758*4882a593Smuzhiyun 		np = of_find_node_by_name(NULL, "via-pmu");
2759*4882a593Smuzhiyun 		if (np)
2760*4882a593Smuzhiyun 			MACIO_BIS(OHARE_FCR, OH_IOBUS_ENABLE);
2761*4882a593Smuzhiyun 		else
2762*4882a593Smuzhiyun 			MACIO_OUT32(OHARE_FCR, STARMAX_FEATURES);
2763*4882a593Smuzhiyun 		of_node_put(np);
2764*4882a593Smuzhiyun 	} else if (macio_chips[1].type == macio_ohare) {
2765*4882a593Smuzhiyun 		struct macio_chip *macio = &macio_chips[1];
2766*4882a593Smuzhiyun 		MACIO_BIS(OHARE_FCR, OH_IOBUS_ENABLE);
2767*4882a593Smuzhiyun 	}
2768*4882a593Smuzhiyun 
2769*4882a593Smuzhiyun #ifdef CONFIG_PPC64
2770*4882a593Smuzhiyun 	if (macio_chips[0].type == macio_keylargo2 ||
2771*4882a593Smuzhiyun 	    macio_chips[0].type == macio_shasta) {
2772*4882a593Smuzhiyun #ifndef CONFIG_SMP
2773*4882a593Smuzhiyun 		/* On SMP machines running UP, we have the second CPU eating
2774*4882a593Smuzhiyun 		 * bus cycles. We need to take it off the bus. This is done
2775*4882a593Smuzhiyun 		 * from pmac_smp for SMP kernels running on one CPU
2776*4882a593Smuzhiyun 		 */
2777*4882a593Smuzhiyun 		np = of_find_node_by_type(NULL, "cpu");
2778*4882a593Smuzhiyun 		if (np != NULL)
2779*4882a593Smuzhiyun 			np = of_find_node_by_type(np, "cpu");
2780*4882a593Smuzhiyun 		if (np != NULL) {
2781*4882a593Smuzhiyun 			g5_phy_disable_cpu1();
2782*4882a593Smuzhiyun 			of_node_put(np);
2783*4882a593Smuzhiyun 		}
2784*4882a593Smuzhiyun #endif /* CONFIG_SMP */
2785*4882a593Smuzhiyun 		/* Enable GMAC for now for PCI probing. It will be disabled
2786*4882a593Smuzhiyun 		 * later on after PCI probe
2787*4882a593Smuzhiyun 		 */
2788*4882a593Smuzhiyun 		for_each_node_by_name(np, "ethernet")
2789*4882a593Smuzhiyun 			if (of_device_is_compatible(np, "K2-GMAC"))
2790*4882a593Smuzhiyun 				g5_gmac_enable(np, 0, 1);
2791*4882a593Smuzhiyun 
2792*4882a593Smuzhiyun 		/* Enable FW before PCI probe. Will be disabled later on
2793*4882a593Smuzhiyun 		 * Note: We should have a batter way to check that we are
2794*4882a593Smuzhiyun 		 * dealing with uninorth internal cell and not a PCI cell
2795*4882a593Smuzhiyun 		 * on the external PCI. The code below works though.
2796*4882a593Smuzhiyun 		 */
2797*4882a593Smuzhiyun 		for_each_node_by_name(np, "firewire") {
2798*4882a593Smuzhiyun 			if (of_device_is_compatible(np, "pci106b,5811")) {
2799*4882a593Smuzhiyun 				macio_chips[0].flags |= MACIO_FLAG_FW_SUPPORTED;
2800*4882a593Smuzhiyun 				g5_fw_enable(np, 0, 1);
2801*4882a593Smuzhiyun 			}
2802*4882a593Smuzhiyun 		}
2803*4882a593Smuzhiyun 	}
2804*4882a593Smuzhiyun #else /* CONFIG_PPC64 */
2805*4882a593Smuzhiyun 
2806*4882a593Smuzhiyun 	if (macio_chips[0].type == macio_keylargo ||
2807*4882a593Smuzhiyun 	    macio_chips[0].type == macio_pangea ||
2808*4882a593Smuzhiyun 	    macio_chips[0].type == macio_intrepid) {
2809*4882a593Smuzhiyun 		/* Enable GMAC for now for PCI probing. It will be disabled
2810*4882a593Smuzhiyun 		 * later on after PCI probe
2811*4882a593Smuzhiyun 		 */
2812*4882a593Smuzhiyun 		for_each_node_by_name(np, "ethernet") {
2813*4882a593Smuzhiyun 			if (np->parent
2814*4882a593Smuzhiyun 			    && of_device_is_compatible(np->parent, "uni-north")
2815*4882a593Smuzhiyun 			    && of_device_is_compatible(np, "gmac"))
2816*4882a593Smuzhiyun 				core99_gmac_enable(np, 0, 1);
2817*4882a593Smuzhiyun 		}
2818*4882a593Smuzhiyun 
2819*4882a593Smuzhiyun 		/* Enable FW before PCI probe. Will be disabled later on
2820*4882a593Smuzhiyun 		 * Note: We should have a batter way to check that we are
2821*4882a593Smuzhiyun 		 * dealing with uninorth internal cell and not a PCI cell
2822*4882a593Smuzhiyun 		 * on the external PCI. The code below works though.
2823*4882a593Smuzhiyun 		 */
2824*4882a593Smuzhiyun 		for_each_node_by_name(np, "firewire") {
2825*4882a593Smuzhiyun 			if (np->parent
2826*4882a593Smuzhiyun 			    && of_device_is_compatible(np->parent, "uni-north")
2827*4882a593Smuzhiyun 			    && (of_device_is_compatible(np, "pci106b,18") ||
2828*4882a593Smuzhiyun 			        of_device_is_compatible(np, "pci106b,30") ||
2829*4882a593Smuzhiyun 			        of_device_is_compatible(np, "pci11c1,5811"))) {
2830*4882a593Smuzhiyun 				macio_chips[0].flags |= MACIO_FLAG_FW_SUPPORTED;
2831*4882a593Smuzhiyun 				core99_firewire_enable(np, 0, 1);
2832*4882a593Smuzhiyun 			}
2833*4882a593Smuzhiyun 		}
2834*4882a593Smuzhiyun 
2835*4882a593Smuzhiyun 		/* Enable ATA-100 before PCI probe. */
2836*4882a593Smuzhiyun 		for_each_node_by_name(np, "ata-6") {
2837*4882a593Smuzhiyun 			if (np->parent
2838*4882a593Smuzhiyun 			    && of_device_is_compatible(np->parent, "uni-north")
2839*4882a593Smuzhiyun 			    && of_device_is_compatible(np, "kauai-ata")) {
2840*4882a593Smuzhiyun 				core99_ata100_enable(np, 1);
2841*4882a593Smuzhiyun 			}
2842*4882a593Smuzhiyun 		}
2843*4882a593Smuzhiyun 
2844*4882a593Smuzhiyun 		/* Switch airport off */
2845*4882a593Smuzhiyun 		for_each_node_by_name(np, "radio") {
2846*4882a593Smuzhiyun 			if (np->parent == macio_chips[0].of_node) {
2847*4882a593Smuzhiyun 				macio_chips[0].flags |= MACIO_FLAG_AIRPORT_ON;
2848*4882a593Smuzhiyun 				core99_airport_enable(np, 0, 0);
2849*4882a593Smuzhiyun 			}
2850*4882a593Smuzhiyun 		}
2851*4882a593Smuzhiyun 	}
2852*4882a593Smuzhiyun 
2853*4882a593Smuzhiyun 	/* On all machines that support sound PM, switch sound off */
2854*4882a593Smuzhiyun 	if (macio_chips[0].of_node)
2855*4882a593Smuzhiyun 		pmac_do_feature_call(PMAC_FTR_SOUND_CHIP_ENABLE,
2856*4882a593Smuzhiyun 			macio_chips[0].of_node, 0, 0);
2857*4882a593Smuzhiyun 
2858*4882a593Smuzhiyun 	/* While on some desktop G3s, we turn it back on */
2859*4882a593Smuzhiyun 	if (macio_chips[0].of_node && macio_chips[0].type == macio_heathrow
2860*4882a593Smuzhiyun 		&& (pmac_mb.model_id == PMAC_TYPE_GOSSAMER ||
2861*4882a593Smuzhiyun 		    pmac_mb.model_id == PMAC_TYPE_SILK)) {
2862*4882a593Smuzhiyun 		struct macio_chip *macio = &macio_chips[0];
2863*4882a593Smuzhiyun 		MACIO_BIS(HEATHROW_FCR, HRW_SOUND_CLK_ENABLE);
2864*4882a593Smuzhiyun 		MACIO_BIC(HEATHROW_FCR, HRW_SOUND_POWER_N);
2865*4882a593Smuzhiyun 	}
2866*4882a593Smuzhiyun 
2867*4882a593Smuzhiyun #endif /* CONFIG_PPC64 */
2868*4882a593Smuzhiyun 
2869*4882a593Smuzhiyun 	/* On all machines, switch modem & serial ports off */
2870*4882a593Smuzhiyun 	for_each_node_by_name(np, "ch-a")
2871*4882a593Smuzhiyun 		initial_serial_shutdown(np);
2872*4882a593Smuzhiyun 	for_each_node_by_name(np, "ch-b")
2873*4882a593Smuzhiyun 		initial_serial_shutdown(np);
2874*4882a593Smuzhiyun }
2875*4882a593Smuzhiyun 
2876*4882a593Smuzhiyun void __init
pmac_feature_init(void)2877*4882a593Smuzhiyun pmac_feature_init(void)
2878*4882a593Smuzhiyun {
2879*4882a593Smuzhiyun 	/* Detect the UniNorth memory controller */
2880*4882a593Smuzhiyun 	probe_uninorth();
2881*4882a593Smuzhiyun 
2882*4882a593Smuzhiyun 	/* Probe mac-io controllers */
2883*4882a593Smuzhiyun 	if (probe_macios()) {
2884*4882a593Smuzhiyun 		printk(KERN_WARNING "No mac-io chip found\n");
2885*4882a593Smuzhiyun 		return;
2886*4882a593Smuzhiyun 	}
2887*4882a593Smuzhiyun 
2888*4882a593Smuzhiyun 	/* Probe machine type */
2889*4882a593Smuzhiyun 	if (probe_motherboard())
2890*4882a593Smuzhiyun 		printk(KERN_WARNING "Unknown PowerMac !\n");
2891*4882a593Smuzhiyun 
2892*4882a593Smuzhiyun 	/* Set some initial features (turn off some chips that will
2893*4882a593Smuzhiyun 	 * be later turned on)
2894*4882a593Smuzhiyun 	 */
2895*4882a593Smuzhiyun 	set_initial_features();
2896*4882a593Smuzhiyun }
2897*4882a593Smuzhiyun 
2898*4882a593Smuzhiyun #if 0
2899*4882a593Smuzhiyun static void dump_HT_speeds(char *name, u32 cfg, u32 frq)
2900*4882a593Smuzhiyun {
2901*4882a593Smuzhiyun 	int	freqs[16] = { 200,300,400,500,600,800,1000,0,0,0,0,0,0,0,0,0 };
2902*4882a593Smuzhiyun 	int	bits[8] = { 8,16,0,32,2,4,0,0 };
2903*4882a593Smuzhiyun 	int	freq = (frq >> 8) & 0xf;
2904*4882a593Smuzhiyun 
2905*4882a593Smuzhiyun 	if (freqs[freq] == 0)
2906*4882a593Smuzhiyun 		printk("%s: Unknown HT link frequency %x\n", name, freq);
2907*4882a593Smuzhiyun 	else
2908*4882a593Smuzhiyun 		printk("%s: %d MHz on main link, (%d in / %d out) bits width\n",
2909*4882a593Smuzhiyun 		       name, freqs[freq],
2910*4882a593Smuzhiyun 		       bits[(cfg >> 28) & 0x7], bits[(cfg >> 24) & 0x7]);
2911*4882a593Smuzhiyun }
2912*4882a593Smuzhiyun 
2913*4882a593Smuzhiyun void __init pmac_check_ht_link(void)
2914*4882a593Smuzhiyun {
2915*4882a593Smuzhiyun 	u32	ufreq, freq, ucfg, cfg;
2916*4882a593Smuzhiyun 	struct device_node *pcix_node;
2917*4882a593Smuzhiyun 	u8	px_bus, px_devfn;
2918*4882a593Smuzhiyun 	struct pci_controller *px_hose;
2919*4882a593Smuzhiyun 
2920*4882a593Smuzhiyun 	(void)in_be32(u3_ht_base + U3_HT_LINK_COMMAND);
2921*4882a593Smuzhiyun 	ucfg = cfg = in_be32(u3_ht_base + U3_HT_LINK_CONFIG);
2922*4882a593Smuzhiyun 	ufreq = freq = in_be32(u3_ht_base + U3_HT_LINK_FREQ);
2923*4882a593Smuzhiyun 	dump_HT_speeds("U3 HyperTransport", cfg, freq);
2924*4882a593Smuzhiyun 
2925*4882a593Smuzhiyun 	pcix_node = of_find_compatible_node(NULL, "pci", "pci-x");
2926*4882a593Smuzhiyun 	if (pcix_node == NULL) {
2927*4882a593Smuzhiyun 		printk("No PCI-X bridge found\n");
2928*4882a593Smuzhiyun 		return;
2929*4882a593Smuzhiyun 	}
2930*4882a593Smuzhiyun 	if (pci_device_from_OF_node(pcix_node, &px_bus, &px_devfn) != 0) {
2931*4882a593Smuzhiyun 		printk("PCI-X bridge found but not matched to pci\n");
2932*4882a593Smuzhiyun 		return;
2933*4882a593Smuzhiyun 	}
2934*4882a593Smuzhiyun 	px_hose = pci_find_hose_for_OF_device(pcix_node);
2935*4882a593Smuzhiyun 	if (px_hose == NULL) {
2936*4882a593Smuzhiyun 		printk("PCI-X bridge found but not matched to host\n");
2937*4882a593Smuzhiyun 		return;
2938*4882a593Smuzhiyun 	}
2939*4882a593Smuzhiyun 	early_read_config_dword(px_hose, px_bus, px_devfn, 0xc4, &cfg);
2940*4882a593Smuzhiyun 	early_read_config_dword(px_hose, px_bus, px_devfn, 0xcc, &freq);
2941*4882a593Smuzhiyun 	dump_HT_speeds("PCI-X HT Uplink", cfg, freq);
2942*4882a593Smuzhiyun 	early_read_config_dword(px_hose, px_bus, px_devfn, 0xc8, &cfg);
2943*4882a593Smuzhiyun 	early_read_config_dword(px_hose, px_bus, px_devfn, 0xd0, &freq);
2944*4882a593Smuzhiyun 	dump_HT_speeds("PCI-X HT Downlink", cfg, freq);
2945*4882a593Smuzhiyun }
2946*4882a593Smuzhiyun #endif /* 0 */
2947*4882a593Smuzhiyun 
2948*4882a593Smuzhiyun /*
2949*4882a593Smuzhiyun  * Early video resume hook
2950*4882a593Smuzhiyun  */
2951*4882a593Smuzhiyun 
2952*4882a593Smuzhiyun static void (*pmac_early_vresume_proc)(void *data);
2953*4882a593Smuzhiyun static void *pmac_early_vresume_data;
2954*4882a593Smuzhiyun 
pmac_set_early_video_resume(void (* proc)(void * data),void * data)2955*4882a593Smuzhiyun void pmac_set_early_video_resume(void (*proc)(void *data), void *data)
2956*4882a593Smuzhiyun {
2957*4882a593Smuzhiyun 	if (!machine_is(powermac))
2958*4882a593Smuzhiyun 		return;
2959*4882a593Smuzhiyun 	preempt_disable();
2960*4882a593Smuzhiyun 	pmac_early_vresume_proc = proc;
2961*4882a593Smuzhiyun 	pmac_early_vresume_data = data;
2962*4882a593Smuzhiyun 	preempt_enable();
2963*4882a593Smuzhiyun }
2964*4882a593Smuzhiyun EXPORT_SYMBOL(pmac_set_early_video_resume);
2965*4882a593Smuzhiyun 
pmac_call_early_video_resume(void)2966*4882a593Smuzhiyun void pmac_call_early_video_resume(void)
2967*4882a593Smuzhiyun {
2968*4882a593Smuzhiyun 	if (pmac_early_vresume_proc)
2969*4882a593Smuzhiyun 		pmac_early_vresume_proc(pmac_early_vresume_data);
2970*4882a593Smuzhiyun }
2971*4882a593Smuzhiyun 
2972*4882a593Smuzhiyun /*
2973*4882a593Smuzhiyun  * AGP related suspend/resume code
2974*4882a593Smuzhiyun  */
2975*4882a593Smuzhiyun 
2976*4882a593Smuzhiyun static struct pci_dev *pmac_agp_bridge;
2977*4882a593Smuzhiyun static int (*pmac_agp_suspend)(struct pci_dev *bridge);
2978*4882a593Smuzhiyun static int (*pmac_agp_resume)(struct pci_dev *bridge);
2979*4882a593Smuzhiyun 
pmac_register_agp_pm(struct pci_dev * bridge,int (* suspend)(struct pci_dev * bridge),int (* resume)(struct pci_dev * bridge))2980*4882a593Smuzhiyun void pmac_register_agp_pm(struct pci_dev *bridge,
2981*4882a593Smuzhiyun 				 int (*suspend)(struct pci_dev *bridge),
2982*4882a593Smuzhiyun 				 int (*resume)(struct pci_dev *bridge))
2983*4882a593Smuzhiyun {
2984*4882a593Smuzhiyun 	if (suspend || resume) {
2985*4882a593Smuzhiyun 		pmac_agp_bridge = bridge;
2986*4882a593Smuzhiyun 		pmac_agp_suspend = suspend;
2987*4882a593Smuzhiyun 		pmac_agp_resume = resume;
2988*4882a593Smuzhiyun 		return;
2989*4882a593Smuzhiyun 	}
2990*4882a593Smuzhiyun 	if (bridge != pmac_agp_bridge)
2991*4882a593Smuzhiyun 		return;
2992*4882a593Smuzhiyun 	pmac_agp_suspend = pmac_agp_resume = NULL;
2993*4882a593Smuzhiyun 	return;
2994*4882a593Smuzhiyun }
2995*4882a593Smuzhiyun EXPORT_SYMBOL(pmac_register_agp_pm);
2996*4882a593Smuzhiyun 
pmac_suspend_agp_for_card(struct pci_dev * dev)2997*4882a593Smuzhiyun void pmac_suspend_agp_for_card(struct pci_dev *dev)
2998*4882a593Smuzhiyun {
2999*4882a593Smuzhiyun 	if (pmac_agp_bridge == NULL || pmac_agp_suspend == NULL)
3000*4882a593Smuzhiyun 		return;
3001*4882a593Smuzhiyun 	if (pmac_agp_bridge->bus != dev->bus)
3002*4882a593Smuzhiyun 		return;
3003*4882a593Smuzhiyun 	pmac_agp_suspend(pmac_agp_bridge);
3004*4882a593Smuzhiyun }
3005*4882a593Smuzhiyun EXPORT_SYMBOL(pmac_suspend_agp_for_card);
3006*4882a593Smuzhiyun 
pmac_resume_agp_for_card(struct pci_dev * dev)3007*4882a593Smuzhiyun void pmac_resume_agp_for_card(struct pci_dev *dev)
3008*4882a593Smuzhiyun {
3009*4882a593Smuzhiyun 	if (pmac_agp_bridge == NULL || pmac_agp_resume == NULL)
3010*4882a593Smuzhiyun 		return;
3011*4882a593Smuzhiyun 	if (pmac_agp_bridge->bus != dev->bus)
3012*4882a593Smuzhiyun 		return;
3013*4882a593Smuzhiyun 	pmac_agp_resume(pmac_agp_bridge);
3014*4882a593Smuzhiyun }
3015*4882a593Smuzhiyun EXPORT_SYMBOL(pmac_resume_agp_for_card);
3016*4882a593Smuzhiyun 
pmac_get_uninorth_variant(void)3017*4882a593Smuzhiyun int pmac_get_uninorth_variant(void)
3018*4882a593Smuzhiyun {
3019*4882a593Smuzhiyun 	return uninorth_maj;
3020*4882a593Smuzhiyun }
3021