xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/pasemi/setup.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2006-2007 PA Semi, Inc
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Authors: Kip Walker, PA Semi
6*4882a593Smuzhiyun  *	    Olof Johansson, PA Semi
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Maintained by: Olof Johansson <olof@lixom.net>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Based on arch/powerpc/platforms/maple/setup.c
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/console.h>
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun #include <linux/gfp.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/prom.h>
23*4882a593Smuzhiyun #include <asm/iommu.h>
24*4882a593Smuzhiyun #include <asm/machdep.h>
25*4882a593Smuzhiyun #include <asm/i8259.h>
26*4882a593Smuzhiyun #include <asm/mpic.h>
27*4882a593Smuzhiyun #include <asm/smp.h>
28*4882a593Smuzhiyun #include <asm/time.h>
29*4882a593Smuzhiyun #include <asm/mmu.h>
30*4882a593Smuzhiyun #include <asm/debug.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <pcmcia/ss.h>
33*4882a593Smuzhiyun #include <pcmcia/cistpl.h>
34*4882a593Smuzhiyun #include <pcmcia/ds.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include "pasemi.h"
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun /* SDC reset register, must be pre-mapped at reset time */
39*4882a593Smuzhiyun static void __iomem *reset_reg;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* Various error status registers, must be pre-mapped at MCE time */
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define MAX_MCE_REGS	32
44*4882a593Smuzhiyun struct mce_regs {
45*4882a593Smuzhiyun 	char *name;
46*4882a593Smuzhiyun 	void __iomem *addr;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static struct mce_regs mce_regs[MAX_MCE_REGS];
50*4882a593Smuzhiyun static int num_mce_regs;
51*4882a593Smuzhiyun static int nmi_virq = 0;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 
pas_restart(char * cmd)54*4882a593Smuzhiyun static void __noreturn pas_restart(char *cmd)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	/* Need to put others cpu in hold loop so they're not sleeping */
57*4882a593Smuzhiyun 	smp_send_stop();
58*4882a593Smuzhiyun 	udelay(10000);
59*4882a593Smuzhiyun 	printk("Restarting...\n");
60*4882a593Smuzhiyun 	while (1)
61*4882a593Smuzhiyun 		out_le32(reset_reg, 0x6000000);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef CONFIG_PPC_PASEMI_NEMO
pas_shutdown(void)65*4882a593Smuzhiyun void pas_shutdown(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	/* Set the PLD bit that makes the SB600 think the power button is being pressed */
68*4882a593Smuzhiyun 	void __iomem *pld_map = ioremap(0xf5000000,4096);
69*4882a593Smuzhiyun 	while (1)
70*4882a593Smuzhiyun 		out_8(pld_map+7,0x01);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* RTC platform device structure as is not in device tree */
74*4882a593Smuzhiyun static struct resource rtc_resource[] = {{
75*4882a593Smuzhiyun 	.name = "rtc",
76*4882a593Smuzhiyun 	.start = 0x70,
77*4882a593Smuzhiyun 	.end = 0x71,
78*4882a593Smuzhiyun 	.flags = IORESOURCE_IO,
79*4882a593Smuzhiyun }, {
80*4882a593Smuzhiyun 	.name = "rtc",
81*4882a593Smuzhiyun 	.start = 8,
82*4882a593Smuzhiyun 	.end = 8,
83*4882a593Smuzhiyun 	.flags = IORESOURCE_IRQ,
84*4882a593Smuzhiyun }};
85*4882a593Smuzhiyun 
nemo_init_rtc(void)86*4882a593Smuzhiyun static inline void nemo_init_rtc(void)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	platform_device_register_simple("rtc_cmos", -1, rtc_resource, 2);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun #else
92*4882a593Smuzhiyun 
nemo_init_rtc(void)93*4882a593Smuzhiyun static inline void nemo_init_rtc(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun #endif
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun #ifdef CONFIG_SMP
99*4882a593Smuzhiyun static arch_spinlock_t timebase_lock;
100*4882a593Smuzhiyun static unsigned long timebase;
101*4882a593Smuzhiyun 
pas_give_timebase(void)102*4882a593Smuzhiyun static void pas_give_timebase(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	unsigned long flags;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	local_irq_save(flags);
107*4882a593Smuzhiyun 	hard_irq_disable();
108*4882a593Smuzhiyun 	arch_spin_lock(&timebase_lock);
109*4882a593Smuzhiyun 	mtspr(SPRN_TBCTL, TBCTL_FREEZE);
110*4882a593Smuzhiyun 	isync();
111*4882a593Smuzhiyun 	timebase = get_tb();
112*4882a593Smuzhiyun 	arch_spin_unlock(&timebase_lock);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	while (timebase)
115*4882a593Smuzhiyun 		barrier();
116*4882a593Smuzhiyun 	mtspr(SPRN_TBCTL, TBCTL_RESTART);
117*4882a593Smuzhiyun 	local_irq_restore(flags);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
pas_take_timebase(void)120*4882a593Smuzhiyun static void pas_take_timebase(void)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	while (!timebase)
123*4882a593Smuzhiyun 		smp_rmb();
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	arch_spin_lock(&timebase_lock);
126*4882a593Smuzhiyun 	set_tb(timebase >> 32, timebase & 0xffffffff);
127*4882a593Smuzhiyun 	timebase = 0;
128*4882a593Smuzhiyun 	arch_spin_unlock(&timebase_lock);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun static struct smp_ops_t pas_smp_ops = {
132*4882a593Smuzhiyun 	.probe		= smp_mpic_probe,
133*4882a593Smuzhiyun 	.message_pass	= smp_mpic_message_pass,
134*4882a593Smuzhiyun 	.kick_cpu	= smp_generic_kick_cpu,
135*4882a593Smuzhiyun 	.setup_cpu	= smp_mpic_setup_cpu,
136*4882a593Smuzhiyun 	.give_timebase	= pas_give_timebase,
137*4882a593Smuzhiyun 	.take_timebase	= pas_take_timebase,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun #endif /* CONFIG_SMP */
140*4882a593Smuzhiyun 
pas_setup_arch(void)141*4882a593Smuzhiyun static void __init pas_setup_arch(void)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun #ifdef CONFIG_SMP
144*4882a593Smuzhiyun 	/* Setup SMP callback */
145*4882a593Smuzhiyun 	smp_ops = &pas_smp_ops;
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun 	/* Lookup PCI hosts */
148*4882a593Smuzhiyun 	pas_pci_init();
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Remap SDC register for doing reset */
151*4882a593Smuzhiyun 	/* XXXOJN This should maybe come out of the device tree */
152*4882a593Smuzhiyun 	reset_reg = ioremap(0xfc101100, 4);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
pas_setup_mce_regs(void)155*4882a593Smuzhiyun static int __init pas_setup_mce_regs(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct pci_dev *dev;
158*4882a593Smuzhiyun 	int reg;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* Remap various SoC status registers for use by the MCE handler */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	reg = 0;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, NULL);
165*4882a593Smuzhiyun 	while (dev && reg < MAX_MCE_REGS) {
166*4882a593Smuzhiyun 		mce_regs[reg].name = kasprintf(GFP_KERNEL,
167*4882a593Smuzhiyun 						"mc%d_mcdebug_errsta", reg);
168*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x730);
169*4882a593Smuzhiyun 		dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa00a, dev);
170*4882a593Smuzhiyun 		reg++;
171*4882a593Smuzhiyun 	}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
174*4882a593Smuzhiyun 	if (dev && reg+4 < MAX_MCE_REGS) {
175*4882a593Smuzhiyun 		mce_regs[reg].name = "iobdbg_IntStatus1";
176*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x438);
177*4882a593Smuzhiyun 		reg++;
178*4882a593Smuzhiyun 		mce_regs[reg].name = "iobdbg_IOCTbusIntDbgReg";
179*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x454);
180*4882a593Smuzhiyun 		reg++;
181*4882a593Smuzhiyun 		mce_regs[reg].name = "iobiom_IntStatus";
182*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc10);
183*4882a593Smuzhiyun 		reg++;
184*4882a593Smuzhiyun 		mce_regs[reg].name = "iobiom_IntDbgReg";
185*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0xc1c);
186*4882a593Smuzhiyun 		reg++;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	dev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa009, NULL);
190*4882a593Smuzhiyun 	if (dev && reg+2 < MAX_MCE_REGS) {
191*4882a593Smuzhiyun 		mce_regs[reg].name = "l2csts_IntStatus";
192*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x200);
193*4882a593Smuzhiyun 		reg++;
194*4882a593Smuzhiyun 		mce_regs[reg].name = "l2csts_Cnt";
195*4882a593Smuzhiyun 		mce_regs[reg].addr = pasemi_pci_getcfgaddr(dev, 0x214);
196*4882a593Smuzhiyun 		reg++;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	num_mce_regs = reg;
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun machine_device_initcall(pasemi, pas_setup_mce_regs);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #ifdef CONFIG_PPC_PASEMI_NEMO
sb600_8259_cascade(struct irq_desc * desc)206*4882a593Smuzhiyun static void sb600_8259_cascade(struct irq_desc *desc)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
209*4882a593Smuzhiyun 	unsigned int cascade_irq = i8259_irq();
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (cascade_irq)
212*4882a593Smuzhiyun 		generic_handle_irq(cascade_irq);
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	chip->irq_eoi(&desc->irq_data);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun 
nemo_init_IRQ(struct mpic * mpic)217*4882a593Smuzhiyun static void nemo_init_IRQ(struct mpic *mpic)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun 	struct device_node *np;
220*4882a593Smuzhiyun 	int gpio_virq;
221*4882a593Smuzhiyun 	/* Connect the SB600's legacy i8259 controller */
222*4882a593Smuzhiyun 	np = of_find_node_by_path("/pxp@0,e0000000");
223*4882a593Smuzhiyun 	i8259_init(np, 0);
224*4882a593Smuzhiyun 	of_node_put(np);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	gpio_virq = irq_create_mapping(NULL, 3);
227*4882a593Smuzhiyun 	irq_set_irq_type(gpio_virq, IRQ_TYPE_LEVEL_HIGH);
228*4882a593Smuzhiyun 	irq_set_chained_handler(gpio_virq, sb600_8259_cascade);
229*4882a593Smuzhiyun 	mpic_unmask_irq(irq_get_irq_data(gpio_virq));
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	irq_set_default_host(mpic->irqhost);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun #else
235*4882a593Smuzhiyun 
nemo_init_IRQ(struct mpic * mpic)236*4882a593Smuzhiyun static inline void nemo_init_IRQ(struct mpic *mpic)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun 
pas_init_IRQ(void)241*4882a593Smuzhiyun static __init void pas_init_IRQ(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	struct device_node *np;
244*4882a593Smuzhiyun 	struct device_node *root, *mpic_node;
245*4882a593Smuzhiyun 	unsigned long openpic_addr;
246*4882a593Smuzhiyun 	const unsigned int *opprop;
247*4882a593Smuzhiyun 	int naddr, opplen;
248*4882a593Smuzhiyun 	int mpic_flags;
249*4882a593Smuzhiyun 	const unsigned int *nmiprop;
250*4882a593Smuzhiyun 	struct mpic *mpic;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	mpic_node = NULL;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	for_each_node_by_type(np, "interrupt-controller")
255*4882a593Smuzhiyun 		if (of_device_is_compatible(np, "open-pic")) {
256*4882a593Smuzhiyun 			mpic_node = np;
257*4882a593Smuzhiyun 			break;
258*4882a593Smuzhiyun 		}
259*4882a593Smuzhiyun 	if (!mpic_node)
260*4882a593Smuzhiyun 		for_each_node_by_type(np, "open-pic") {
261*4882a593Smuzhiyun 			mpic_node = np;
262*4882a593Smuzhiyun 			break;
263*4882a593Smuzhiyun 		}
264*4882a593Smuzhiyun 	if (!mpic_node) {
265*4882a593Smuzhiyun 		pr_err("Failed to locate the MPIC interrupt controller\n");
266*4882a593Smuzhiyun 		return;
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	/* Find address list in /platform-open-pic */
270*4882a593Smuzhiyun 	root = of_find_node_by_path("/");
271*4882a593Smuzhiyun 	naddr = of_n_addr_cells(root);
272*4882a593Smuzhiyun 	opprop = of_get_property(root, "platform-open-pic", &opplen);
273*4882a593Smuzhiyun 	if (!opprop) {
274*4882a593Smuzhiyun 		pr_err("No platform-open-pic property.\n");
275*4882a593Smuzhiyun 		of_node_put(root);
276*4882a593Smuzhiyun 		return;
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun 	openpic_addr = of_read_number(opprop, naddr);
279*4882a593Smuzhiyun 	pr_debug("OpenPIC addr: %lx\n", openpic_addr);
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	mpic_flags = MPIC_LARGE_VECTORS | MPIC_NO_BIAS | MPIC_NO_RESET;
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	nmiprop = of_get_property(mpic_node, "nmi-source", NULL);
284*4882a593Smuzhiyun 	if (nmiprop)
285*4882a593Smuzhiyun 		mpic_flags |= MPIC_ENABLE_MCK;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	mpic = mpic_alloc(mpic_node, openpic_addr,
288*4882a593Smuzhiyun 			  mpic_flags, 0, 0, "PASEMI-OPIC");
289*4882a593Smuzhiyun 	BUG_ON(!mpic);
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	mpic_assign_isu(mpic, 0, mpic->paddr + 0x10000);
292*4882a593Smuzhiyun 	mpic_init(mpic);
293*4882a593Smuzhiyun 	/* The NMI/MCK source needs to be prio 15 */
294*4882a593Smuzhiyun 	if (nmiprop) {
295*4882a593Smuzhiyun 		nmi_virq = irq_create_mapping(NULL, *nmiprop);
296*4882a593Smuzhiyun 		mpic_irq_set_priority(nmi_virq, 15);
297*4882a593Smuzhiyun 		irq_set_irq_type(nmi_virq, IRQ_TYPE_EDGE_RISING);
298*4882a593Smuzhiyun 		mpic_unmask_irq(irq_get_irq_data(nmi_virq));
299*4882a593Smuzhiyun 	}
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	nemo_init_IRQ(mpic);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	of_node_put(mpic_node);
304*4882a593Smuzhiyun 	of_node_put(root);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
pas_progress(char * s,unsigned short hex)307*4882a593Smuzhiyun static void __init pas_progress(char *s, unsigned short hex)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun 	printk("[%04x] : %s\n", hex, s ? s : "");
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 
pas_machine_check_handler(struct pt_regs * regs)313*4882a593Smuzhiyun static int pas_machine_check_handler(struct pt_regs *regs)
314*4882a593Smuzhiyun {
315*4882a593Smuzhiyun 	int cpu = smp_processor_id();
316*4882a593Smuzhiyun 	unsigned long srr0, srr1, dsisr;
317*4882a593Smuzhiyun 	int dump_slb = 0;
318*4882a593Smuzhiyun 	int i;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	srr0 = regs->nip;
321*4882a593Smuzhiyun 	srr1 = regs->msr;
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	if (nmi_virq && mpic_get_mcirq() == nmi_virq) {
324*4882a593Smuzhiyun 		pr_err("NMI delivered\n");
325*4882a593Smuzhiyun 		debugger(regs);
326*4882a593Smuzhiyun 		mpic_end_irq(irq_get_irq_data(nmi_virq));
327*4882a593Smuzhiyun 		goto out;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	dsisr = mfspr(SPRN_DSISR);
331*4882a593Smuzhiyun 	pr_err("Machine Check on CPU %d\n", cpu);
332*4882a593Smuzhiyun 	pr_err("SRR0  0x%016lx SRR1 0x%016lx\n", srr0, srr1);
333*4882a593Smuzhiyun 	pr_err("DSISR 0x%016lx DAR  0x%016lx\n", dsisr, regs->dar);
334*4882a593Smuzhiyun 	pr_err("BER   0x%016lx MER  0x%016lx\n", mfspr(SPRN_PA6T_BER),
335*4882a593Smuzhiyun 		mfspr(SPRN_PA6T_MER));
336*4882a593Smuzhiyun 	pr_err("IER   0x%016lx DER  0x%016lx\n", mfspr(SPRN_PA6T_IER),
337*4882a593Smuzhiyun 		mfspr(SPRN_PA6T_DER));
338*4882a593Smuzhiyun 	pr_err("Cause:\n");
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	if (srr1 & 0x200000)
341*4882a593Smuzhiyun 		pr_err("Signalled by SDC\n");
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	if (srr1 & 0x100000) {
344*4882a593Smuzhiyun 		pr_err("Load/Store detected error:\n");
345*4882a593Smuzhiyun 		if (dsisr & 0x8000)
346*4882a593Smuzhiyun 			pr_err("D-cache ECC double-bit error or bus error\n");
347*4882a593Smuzhiyun 		if (dsisr & 0x4000)
348*4882a593Smuzhiyun 			pr_err("LSU snoop response error\n");
349*4882a593Smuzhiyun 		if (dsisr & 0x2000) {
350*4882a593Smuzhiyun 			pr_err("MMU SLB multi-hit or invalid B field\n");
351*4882a593Smuzhiyun 			dump_slb = 1;
352*4882a593Smuzhiyun 		}
353*4882a593Smuzhiyun 		if (dsisr & 0x1000)
354*4882a593Smuzhiyun 			pr_err("Recoverable Duptags\n");
355*4882a593Smuzhiyun 		if (dsisr & 0x800)
356*4882a593Smuzhiyun 			pr_err("Recoverable D-cache parity error count overflow\n");
357*4882a593Smuzhiyun 		if (dsisr & 0x400)
358*4882a593Smuzhiyun 			pr_err("TLB parity error count overflow\n");
359*4882a593Smuzhiyun 	}
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	if (srr1 & 0x80000)
362*4882a593Smuzhiyun 		pr_err("Bus Error\n");
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	if (srr1 & 0x40000) {
365*4882a593Smuzhiyun 		pr_err("I-side SLB multiple hit\n");
366*4882a593Smuzhiyun 		dump_slb = 1;
367*4882a593Smuzhiyun 	}
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 	if (srr1 & 0x20000)
370*4882a593Smuzhiyun 		pr_err("I-cache parity error hit\n");
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	if (num_mce_regs == 0)
373*4882a593Smuzhiyun 		pr_err("No MCE registers mapped yet, can't dump\n");
374*4882a593Smuzhiyun 	else
375*4882a593Smuzhiyun 		pr_err("SoC debug registers:\n");
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	for (i = 0; i < num_mce_regs; i++)
378*4882a593Smuzhiyun 		pr_err("%s: 0x%08x\n", mce_regs[i].name,
379*4882a593Smuzhiyun 			in_le32(mce_regs[i].addr));
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	if (dump_slb) {
382*4882a593Smuzhiyun 		unsigned long e, v;
383*4882a593Smuzhiyun 		int i;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 		pr_err("slb contents:\n");
386*4882a593Smuzhiyun 		for (i = 0; i < mmu_slb_size; i++) {
387*4882a593Smuzhiyun 			asm volatile("slbmfee  %0,%1" : "=r" (e) : "r" (i));
388*4882a593Smuzhiyun 			asm volatile("slbmfev  %0,%1" : "=r" (v) : "r" (i));
389*4882a593Smuzhiyun 			pr_err("%02d %016lx %016lx\n", i, e, v);
390*4882a593Smuzhiyun 		}
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun out:
394*4882a593Smuzhiyun 	/* SRR1[62] is from MSR[62] if recoverable, so pass that back */
395*4882a593Smuzhiyun 	return !!(srr1 & 0x2);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun static const struct of_device_id pasemi_bus_ids[] = {
399*4882a593Smuzhiyun 	/* Unfortunately needed for legacy firmwares */
400*4882a593Smuzhiyun 	{ .type = "localbus", },
401*4882a593Smuzhiyun 	{ .type = "sdc", },
402*4882a593Smuzhiyun 	/* These are the proper entries, which newer firmware uses */
403*4882a593Smuzhiyun 	{ .compatible = "pasemi,localbus", },
404*4882a593Smuzhiyun 	{ .compatible = "pasemi,sdc", },
405*4882a593Smuzhiyun 	{},
406*4882a593Smuzhiyun };
407*4882a593Smuzhiyun 
pasemi_publish_devices(void)408*4882a593Smuzhiyun static int __init pasemi_publish_devices(void)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	/* Publish OF platform devices for SDC and other non-PCI devices */
411*4882a593Smuzhiyun 	of_platform_bus_probe(NULL, pasemi_bus_ids, NULL);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	nemo_init_rtc();
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun machine_device_initcall(pasemi, pasemi_publish_devices);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun  * Called very early, MMU is off, device-tree isn't unflattened
422*4882a593Smuzhiyun  */
pas_probe(void)423*4882a593Smuzhiyun static int __init pas_probe(void)
424*4882a593Smuzhiyun {
425*4882a593Smuzhiyun 	if (!of_machine_is_compatible("PA6T-1682M") &&
426*4882a593Smuzhiyun 	    !of_machine_is_compatible("pasemi,pwrficient"))
427*4882a593Smuzhiyun 		return 0;
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun #ifdef CONFIG_PPC_PASEMI_NEMO
430*4882a593Smuzhiyun 	/*
431*4882a593Smuzhiyun 	 * Check for the Nemo motherboard here, if we are running on one
432*4882a593Smuzhiyun 	 * change the machine definition to fit
433*4882a593Smuzhiyun 	 */
434*4882a593Smuzhiyun 	if (of_machine_is_compatible("pasemi,nemo")) {
435*4882a593Smuzhiyun 		pm_power_off		= pas_shutdown;
436*4882a593Smuzhiyun 		ppc_md.name		= "A-EON Amigaone X1000";
437*4882a593Smuzhiyun 	}
438*4882a593Smuzhiyun #endif
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	iommu_init_early_pasemi();
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	return 1;
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun 
define_machine(pasemi)445*4882a593Smuzhiyun define_machine(pasemi) {
446*4882a593Smuzhiyun 	.name			= "PA Semi PWRficient",
447*4882a593Smuzhiyun 	.probe			= pas_probe,
448*4882a593Smuzhiyun 	.setup_arch		= pas_setup_arch,
449*4882a593Smuzhiyun 	.init_IRQ		= pas_init_IRQ,
450*4882a593Smuzhiyun 	.get_irq		= mpic_get_irq,
451*4882a593Smuzhiyun 	.restart		= pas_restart,
452*4882a593Smuzhiyun 	.get_boot_time		= pas_get_boot_time,
453*4882a593Smuzhiyun 	.calibrate_decr		= generic_calibrate_decr,
454*4882a593Smuzhiyun 	.progress		= pas_progress,
455*4882a593Smuzhiyun 	.machine_check_exception = pas_machine_check_handler,
456*4882a593Smuzhiyun };
457