1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2006 PA Semi, Inc
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Authors: Kip Walker, PA Semi
6*4882a593Smuzhiyun * Olof Johansson, PA Semi
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Maintained by: Olof Johansson <olof@lixom.net>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on arch/powerpc/platforms/maple/pci.c
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/pci-bridge.h>
18*4882a593Smuzhiyun #include <asm/isa-bridge.h>
19*4882a593Smuzhiyun #include <asm/machdep.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/ppc-pci.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "pasemi.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define PA_PXP_CFA(bus, devfn, off) (((bus) << 20) | ((devfn) << 12) | (off))
26*4882a593Smuzhiyun
pa_pxp_offset_valid(u8 bus,u8 devfn,int offset)27*4882a593Smuzhiyun static inline int pa_pxp_offset_valid(u8 bus, u8 devfn, int offset)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun /* Device 0 Function 0 is special: It's config space spans function 1 as
30*4882a593Smuzhiyun * well, so allow larger offset. It's really a two-function device but the
31*4882a593Smuzhiyun * second function does not probe.
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun if (bus == 0 && devfn == 0)
34*4882a593Smuzhiyun return offset < 8192;
35*4882a593Smuzhiyun else
36*4882a593Smuzhiyun return offset < 4096;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
pa_pxp_cfg_addr(struct pci_controller * hose,u8 bus,u8 devfn,int offset)39*4882a593Smuzhiyun static void volatile __iomem *pa_pxp_cfg_addr(struct pci_controller *hose,
40*4882a593Smuzhiyun u8 bus, u8 devfn, int offset)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun return hose->cfg_data + PA_PXP_CFA(bus, devfn, offset);
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
is_root_port(int busno,int devfn)45*4882a593Smuzhiyun static inline int is_root_port(int busno, int devfn)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun return ((busno == 0) && (PCI_FUNC(devfn) < 4) &&
48*4882a593Smuzhiyun ((PCI_SLOT(devfn) == 16) || (PCI_SLOT(devfn) == 17)));
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
is_5945_reg(int reg)51*4882a593Smuzhiyun static inline int is_5945_reg(int reg)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return (((reg >= 0x18) && (reg < 0x34)) ||
54*4882a593Smuzhiyun ((reg >= 0x158) && (reg < 0x178)));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
workaround_5945(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)57*4882a593Smuzhiyun static int workaround_5945(struct pci_bus *bus, unsigned int devfn,
58*4882a593Smuzhiyun int offset, int len, u32 *val)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct pci_controller *hose;
61*4882a593Smuzhiyun void volatile __iomem *addr, *dummy;
62*4882a593Smuzhiyun int byte;
63*4882a593Smuzhiyun u32 tmp;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (!is_root_port(bus->number, devfn) || !is_5945_reg(offset))
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun hose = pci_bus_to_host(bus);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun addr = pa_pxp_cfg_addr(hose, bus->number, devfn, offset & ~0x3);
71*4882a593Smuzhiyun byte = offset & 0x3;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* Workaround bug 5945: write 0 to a dummy register before reading,
74*4882a593Smuzhiyun * and write back what we read. We must read/write the full 32-bit
75*4882a593Smuzhiyun * contents so we need to shift and mask by hand.
76*4882a593Smuzhiyun */
77*4882a593Smuzhiyun dummy = pa_pxp_cfg_addr(hose, bus->number, devfn, 0x10);
78*4882a593Smuzhiyun out_le32(dummy, 0);
79*4882a593Smuzhiyun tmp = in_le32(addr);
80*4882a593Smuzhiyun out_le32(addr, tmp);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun switch (len) {
83*4882a593Smuzhiyun case 1:
84*4882a593Smuzhiyun *val = (tmp >> (8*byte)) & 0xff;
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun case 2:
87*4882a593Smuzhiyun if (byte == 0)
88*4882a593Smuzhiyun *val = tmp & 0xffff;
89*4882a593Smuzhiyun else
90*4882a593Smuzhiyun *val = (tmp >> 16) & 0xffff;
91*4882a593Smuzhiyun break;
92*4882a593Smuzhiyun default:
93*4882a593Smuzhiyun *val = tmp;
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return 1;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun #ifdef CONFIG_PPC_PASEMI_NEMO
101*4882a593Smuzhiyun #define PXP_ERR_CFG_REG 0x4
102*4882a593Smuzhiyun #define PXP_IGNORE_PCIE_ERRORS 0x800
103*4882a593Smuzhiyun #define SB600_BUS 5
104*4882a593Smuzhiyun
sb600_set_flag(int bus)105*4882a593Smuzhiyun static void sb600_set_flag(int bus)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun static void __iomem *iob_mapbase = NULL;
108*4882a593Smuzhiyun struct resource res;
109*4882a593Smuzhiyun struct device_node *dn;
110*4882a593Smuzhiyun int err;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (iob_mapbase == NULL) {
113*4882a593Smuzhiyun dn = of_find_compatible_node(NULL, "isa", "pasemi,1682m-iob");
114*4882a593Smuzhiyun if (!dn) {
115*4882a593Smuzhiyun pr_crit("NEMO SB600 missing iob node\n");
116*4882a593Smuzhiyun return;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun err = of_address_to_resource(dn, 0, &res);
120*4882a593Smuzhiyun of_node_put(dn);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun if (err) {
123*4882a593Smuzhiyun pr_crit("NEMO SB600 missing resource\n");
124*4882a593Smuzhiyun return;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun pr_info("NEMO SB600 IOB base %08llx\n",res.start);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun iob_mapbase = ioremap(res.start + 0x100, 0x94);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun if (iob_mapbase != NULL) {
133*4882a593Smuzhiyun if (bus == SB600_BUS) {
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * This is the SB600's bus, tell the PCI-e root port
136*4882a593Smuzhiyun * to allow non-zero devices to enumerate.
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun out_le32(iob_mapbase + PXP_ERR_CFG_REG, in_le32(iob_mapbase + PXP_ERR_CFG_REG) | PXP_IGNORE_PCIE_ERRORS);
139*4882a593Smuzhiyun } else {
140*4882a593Smuzhiyun /*
141*4882a593Smuzhiyun * Only scan device 0 on other busses
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun out_le32(iob_mapbase + PXP_ERR_CFG_REG, in_le32(iob_mapbase + PXP_ERR_CFG_REG) & ~PXP_IGNORE_PCIE_ERRORS);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun #else
149*4882a593Smuzhiyun
sb600_set_flag(int bus)150*4882a593Smuzhiyun static void sb600_set_flag(int bus)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun
pa_pxp_read_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 * val)155*4882a593Smuzhiyun static int pa_pxp_read_config(struct pci_bus *bus, unsigned int devfn,
156*4882a593Smuzhiyun int offset, int len, u32 *val)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun struct pci_controller *hose;
159*4882a593Smuzhiyun void volatile __iomem *addr;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun hose = pci_bus_to_host(bus);
162*4882a593Smuzhiyun if (!hose)
163*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (!pa_pxp_offset_valid(bus->number, devfn, offset))
166*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (workaround_5945(bus, devfn, offset, len, val))
169*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun addr = pa_pxp_cfg_addr(hose, bus->number, devfn, offset);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun sb600_set_flag(bus->number);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /*
176*4882a593Smuzhiyun * Note: the caller has already checked that offset is
177*4882a593Smuzhiyun * suitably aligned and that len is 1, 2 or 4.
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun switch (len) {
180*4882a593Smuzhiyun case 1:
181*4882a593Smuzhiyun *val = in_8(addr);
182*4882a593Smuzhiyun break;
183*4882a593Smuzhiyun case 2:
184*4882a593Smuzhiyun *val = in_le16(addr);
185*4882a593Smuzhiyun break;
186*4882a593Smuzhiyun default:
187*4882a593Smuzhiyun *val = in_le32(addr);
188*4882a593Smuzhiyun break;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
pa_pxp_write_config(struct pci_bus * bus,unsigned int devfn,int offset,int len,u32 val)194*4882a593Smuzhiyun static int pa_pxp_write_config(struct pci_bus *bus, unsigned int devfn,
195*4882a593Smuzhiyun int offset, int len, u32 val)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun struct pci_controller *hose;
198*4882a593Smuzhiyun void volatile __iomem *addr;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun hose = pci_bus_to_host(bus);
201*4882a593Smuzhiyun if (!hose)
202*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (!pa_pxp_offset_valid(bus->number, devfn, offset))
205*4882a593Smuzhiyun return PCIBIOS_BAD_REGISTER_NUMBER;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun addr = pa_pxp_cfg_addr(hose, bus->number, devfn, offset);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun sb600_set_flag(bus->number);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * Note: the caller has already checked that offset is
213*4882a593Smuzhiyun * suitably aligned and that len is 1, 2 or 4.
214*4882a593Smuzhiyun */
215*4882a593Smuzhiyun switch (len) {
216*4882a593Smuzhiyun case 1:
217*4882a593Smuzhiyun out_8(addr, val);
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun case 2:
220*4882a593Smuzhiyun out_le16(addr, val);
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun default:
223*4882a593Smuzhiyun out_le32(addr, val);
224*4882a593Smuzhiyun break;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun static struct pci_ops pa_pxp_ops = {
230*4882a593Smuzhiyun .read = pa_pxp_read_config,
231*4882a593Smuzhiyun .write = pa_pxp_write_config,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
setup_pa_pxp(struct pci_controller * hose)234*4882a593Smuzhiyun static void __init setup_pa_pxp(struct pci_controller *hose)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun hose->ops = &pa_pxp_ops;
237*4882a593Smuzhiyun hose->cfg_data = ioremap(0xe0000000, 0x10000000);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
pas_add_bridge(struct device_node * dev)240*4882a593Smuzhiyun static int __init pas_add_bridge(struct device_node *dev)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun struct pci_controller *hose;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun pr_debug("Adding PCI host bridge %pOF\n", dev);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun hose = pcibios_alloc_controller(dev);
247*4882a593Smuzhiyun if (!hose)
248*4882a593Smuzhiyun return -ENOMEM;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun hose->first_busno = 0;
251*4882a593Smuzhiyun hose->last_busno = 0xff;
252*4882a593Smuzhiyun hose->controller_ops = pasemi_pci_controller_ops;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun setup_pa_pxp(hose);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun pr_info("Found PA-PXP PCI host bridge.\n");
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Interpret the "ranges" property */
259*4882a593Smuzhiyun pci_process_bridge_OF_ranges(hose, dev, 1);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /*
262*4882a593Smuzhiyun * Scan for an isa bridge. This is needed to find the SB600 on the nemo
263*4882a593Smuzhiyun * and does nothing on machines without one.
264*4882a593Smuzhiyun */
265*4882a593Smuzhiyun isa_bridge_find_early(hose);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
pas_pci_init(void)270*4882a593Smuzhiyun void __init pas_pci_init(void)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun struct device_node *np, *root;
273*4882a593Smuzhiyun int res;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun root = of_find_node_by_path("/");
276*4882a593Smuzhiyun if (!root) {
277*4882a593Smuzhiyun pr_crit("pas_pci_init: can't find root of device tree\n");
278*4882a593Smuzhiyun return;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun pci_set_flags(PCI_SCAN_ALL_PCIE_DEVS);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun np = of_find_compatible_node(root, NULL, "pasemi,rootbus");
284*4882a593Smuzhiyun if (np) {
285*4882a593Smuzhiyun res = pas_add_bridge(np);
286*4882a593Smuzhiyun of_node_put(np);
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
pasemi_pci_getcfgaddr(struct pci_dev * dev,int offset)290*4882a593Smuzhiyun void __iomem *pasemi_pci_getcfgaddr(struct pci_dev *dev, int offset)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun struct pci_controller *hose;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun hose = pci_bus_to_host(dev->bus);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun return (void __iomem *)pa_pxp_cfg_addr(hose, dev->bus->number, dev->devfn, offset);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun struct pci_controller_ops pasemi_pci_controller_ops;
300