1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2007, Olof Johansson, PA Semi
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on arch/powerpc/sysdev/mpic_u3msi.c:
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2006, Segher Boessenkool, IBM Corporation.
8*4882a593Smuzhiyun * Copyright 2006-2007, Michael Ellerman, IBM Corporation.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/msi.h>
13*4882a593Smuzhiyun #include <asm/mpic.h>
14*4882a593Smuzhiyun #include <asm/prom.h>
15*4882a593Smuzhiyun #include <asm/hw_irq.h>
16*4882a593Smuzhiyun #include <asm/ppc-pci.h>
17*4882a593Smuzhiyun #include <asm/msi_bitmap.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <sysdev/mpic.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Allocate 16 interrupts per device, to give an alignment of 16,
22*4882a593Smuzhiyun * since that's the size of the grouping w.r.t. affinity. If someone
23*4882a593Smuzhiyun * needs more than 32 MSI's down the road we'll have to rethink this,
24*4882a593Smuzhiyun * but it should be OK for now.
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define ALLOC_CHUNK 16
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PASEMI_MSI_ADDR 0xfc080000
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /* A bit ugly, can we get this from the pci_dev somehow? */
31*4882a593Smuzhiyun static struct mpic *msi_mpic;
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun
mpic_pasemi_msi_mask_irq(struct irq_data * data)34*4882a593Smuzhiyun static void mpic_pasemi_msi_mask_irq(struct irq_data *data)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun pr_debug("mpic_pasemi_msi_mask_irq %d\n", data->irq);
37*4882a593Smuzhiyun pci_msi_mask_irq(data);
38*4882a593Smuzhiyun mpic_mask_irq(data);
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun
mpic_pasemi_msi_unmask_irq(struct irq_data * data)41*4882a593Smuzhiyun static void mpic_pasemi_msi_unmask_irq(struct irq_data *data)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun pr_debug("mpic_pasemi_msi_unmask_irq %d\n", data->irq);
44*4882a593Smuzhiyun mpic_unmask_irq(data);
45*4882a593Smuzhiyun pci_msi_unmask_irq(data);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static struct irq_chip mpic_pasemi_msi_chip = {
49*4882a593Smuzhiyun .irq_shutdown = mpic_pasemi_msi_mask_irq,
50*4882a593Smuzhiyun .irq_mask = mpic_pasemi_msi_mask_irq,
51*4882a593Smuzhiyun .irq_unmask = mpic_pasemi_msi_unmask_irq,
52*4882a593Smuzhiyun .irq_eoi = mpic_end_irq,
53*4882a593Smuzhiyun .irq_set_type = mpic_set_irq_type,
54*4882a593Smuzhiyun .irq_set_affinity = mpic_set_affinity,
55*4882a593Smuzhiyun .name = "PASEMI-MSI",
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
pasemi_msi_teardown_msi_irqs(struct pci_dev * pdev)58*4882a593Smuzhiyun static void pasemi_msi_teardown_msi_irqs(struct pci_dev *pdev)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct msi_desc *entry;
61*4882a593Smuzhiyun irq_hw_number_t hwirq;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun pr_debug("pasemi_msi_teardown_msi_irqs, pdev %p\n", pdev);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun for_each_pci_msi_entry(entry, pdev) {
66*4882a593Smuzhiyun if (!entry->irq)
67*4882a593Smuzhiyun continue;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun hwirq = virq_to_hw(entry->irq);
70*4882a593Smuzhiyun irq_set_msi_desc(entry->irq, NULL);
71*4882a593Smuzhiyun irq_dispose_mapping(entry->irq);
72*4882a593Smuzhiyun msi_bitmap_free_hwirqs(&msi_mpic->msi_bitmap, hwirq, ALLOC_CHUNK);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
pasemi_msi_setup_msi_irqs(struct pci_dev * pdev,int nvec,int type)78*4882a593Smuzhiyun static int pasemi_msi_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun unsigned int virq;
81*4882a593Smuzhiyun struct msi_desc *entry;
82*4882a593Smuzhiyun struct msi_msg msg;
83*4882a593Smuzhiyun int hwirq;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (type == PCI_CAP_ID_MSIX)
86*4882a593Smuzhiyun pr_debug("pasemi_msi: MSI-X untested, trying anyway\n");
87*4882a593Smuzhiyun pr_debug("pasemi_msi_setup_msi_irqs, pdev %p nvec %d type %d\n",
88*4882a593Smuzhiyun pdev, nvec, type);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun msg.address_hi = 0;
91*4882a593Smuzhiyun msg.address_lo = PASEMI_MSI_ADDR;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun for_each_pci_msi_entry(entry, pdev) {
94*4882a593Smuzhiyun /* Allocate 16 interrupts for now, since that's the grouping for
95*4882a593Smuzhiyun * affinity. This can be changed later if it turns out 32 is too
96*4882a593Smuzhiyun * few MSIs for someone, but restrictions will apply to how the
97*4882a593Smuzhiyun * sources can be changed independently.
98*4882a593Smuzhiyun */
99*4882a593Smuzhiyun hwirq = msi_bitmap_alloc_hwirqs(&msi_mpic->msi_bitmap,
100*4882a593Smuzhiyun ALLOC_CHUNK);
101*4882a593Smuzhiyun if (hwirq < 0) {
102*4882a593Smuzhiyun pr_debug("pasemi_msi: failed allocating hwirq\n");
103*4882a593Smuzhiyun return hwirq;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun virq = irq_create_mapping(msi_mpic->irqhost, hwirq);
107*4882a593Smuzhiyun if (!virq) {
108*4882a593Smuzhiyun pr_debug("pasemi_msi: failed mapping hwirq 0x%x\n",
109*4882a593Smuzhiyun hwirq);
110*4882a593Smuzhiyun msi_bitmap_free_hwirqs(&msi_mpic->msi_bitmap, hwirq,
111*4882a593Smuzhiyun ALLOC_CHUNK);
112*4882a593Smuzhiyun return -ENOSPC;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Vector on MSI is really an offset, the hardware adds
116*4882a593Smuzhiyun * it to the value written at the magic address. So set
117*4882a593Smuzhiyun * it to 0 to remain sane.
118*4882a593Smuzhiyun */
119*4882a593Smuzhiyun mpic_set_vector(virq, 0);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun irq_set_msi_desc(virq, entry);
122*4882a593Smuzhiyun irq_set_chip(virq, &mpic_pasemi_msi_chip);
123*4882a593Smuzhiyun irq_set_irq_type(virq, IRQ_TYPE_EDGE_RISING);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun pr_debug("pasemi_msi: allocated virq 0x%x (hw 0x%x) " \
126*4882a593Smuzhiyun "addr 0x%x\n", virq, hwirq, msg.address_lo);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* Likewise, the device writes [0...511] into the target
129*4882a593Smuzhiyun * register to generate MSI [512...1023]
130*4882a593Smuzhiyun */
131*4882a593Smuzhiyun msg.data = hwirq-0x200;
132*4882a593Smuzhiyun pci_write_msi_msg(virq, &msg);
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
mpic_pasemi_msi_init(struct mpic * mpic)138*4882a593Smuzhiyun int mpic_pasemi_msi_init(struct mpic *mpic)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun int rc;
141*4882a593Smuzhiyun struct pci_controller *phb;
142*4882a593Smuzhiyun struct device_node *of_node;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun of_node = irq_domain_get_of_node(mpic->irqhost);
145*4882a593Smuzhiyun if (!of_node ||
146*4882a593Smuzhiyun !of_device_is_compatible(of_node,
147*4882a593Smuzhiyun "pasemi,pwrficient-openpic"))
148*4882a593Smuzhiyun return -ENODEV;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun rc = mpic_msi_init_allocator(mpic);
151*4882a593Smuzhiyun if (rc) {
152*4882a593Smuzhiyun pr_debug("pasemi_msi: Error allocating bitmap!\n");
153*4882a593Smuzhiyun return rc;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun pr_debug("pasemi_msi: Registering PA Semi MPIC MSI callbacks\n");
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun msi_mpic = mpic;
159*4882a593Smuzhiyun list_for_each_entry(phb, &hose_list, list_node) {
160*4882a593Smuzhiyun WARN_ON(phb->controller_ops.setup_msi_irqs);
161*4882a593Smuzhiyun phb->controller_ops.setup_msi_irqs = pasemi_msi_setup_msi_irqs;
162*4882a593Smuzhiyun phb->controller_ops.teardown_msi_irqs = pasemi_msi_teardown_msi_irqs;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun return 0;
166*4882a593Smuzhiyun }
167