1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * ULI M1575 setup code - specific to Freescale boards
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/stddef.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/interrupt.h>
12*4882a593Smuzhiyun #include <linux/mc146818rtc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/pci-bridge.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define ULI_PIRQA 0x08
17*4882a593Smuzhiyun #define ULI_PIRQB 0x09
18*4882a593Smuzhiyun #define ULI_PIRQC 0x0a
19*4882a593Smuzhiyun #define ULI_PIRQD 0x0b
20*4882a593Smuzhiyun #define ULI_PIRQE 0x0c
21*4882a593Smuzhiyun #define ULI_PIRQF 0x0d
22*4882a593Smuzhiyun #define ULI_PIRQG 0x0e
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define ULI_8259_NONE 0x00
25*4882a593Smuzhiyun #define ULI_8259_IRQ1 0x08
26*4882a593Smuzhiyun #define ULI_8259_IRQ3 0x02
27*4882a593Smuzhiyun #define ULI_8259_IRQ4 0x04
28*4882a593Smuzhiyun #define ULI_8259_IRQ5 0x05
29*4882a593Smuzhiyun #define ULI_8259_IRQ6 0x07
30*4882a593Smuzhiyun #define ULI_8259_IRQ7 0x06
31*4882a593Smuzhiyun #define ULI_8259_IRQ9 0x01
32*4882a593Smuzhiyun #define ULI_8259_IRQ10 0x03
33*4882a593Smuzhiyun #define ULI_8259_IRQ11 0x09
34*4882a593Smuzhiyun #define ULI_8259_IRQ12 0x0b
35*4882a593Smuzhiyun #define ULI_8259_IRQ14 0x0d
36*4882a593Smuzhiyun #define ULI_8259_IRQ15 0x0f
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun u8 uli_pirq_to_irq[8] = {
39*4882a593Smuzhiyun ULI_8259_IRQ9, /* PIRQA */
40*4882a593Smuzhiyun ULI_8259_IRQ10, /* PIRQB */
41*4882a593Smuzhiyun ULI_8259_IRQ11, /* PIRQC */
42*4882a593Smuzhiyun ULI_8259_IRQ12, /* PIRQD */
43*4882a593Smuzhiyun ULI_8259_IRQ5, /* PIRQE */
44*4882a593Smuzhiyun ULI_8259_IRQ6, /* PIRQF */
45*4882a593Smuzhiyun ULI_8259_IRQ7, /* PIRQG */
46*4882a593Smuzhiyun ULI_8259_NONE, /* PIRQH */
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun
is_quirk_valid(void)49*4882a593Smuzhiyun static inline bool is_quirk_valid(void)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun return (machine_is(mpc86xx_hpcn) ||
52*4882a593Smuzhiyun machine_is(mpc8544_ds) ||
53*4882a593Smuzhiyun machine_is(p2020_ds) ||
54*4882a593Smuzhiyun machine_is(mpc8572_ds));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Bridge */
early_uli5249(struct pci_dev * dev)58*4882a593Smuzhiyun static void early_uli5249(struct pci_dev *dev)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun unsigned char temp;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (!is_quirk_valid())
63*4882a593Smuzhiyun return;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO |
66*4882a593Smuzhiyun PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /* read/write lock */
69*4882a593Smuzhiyun pci_read_config_byte(dev, 0x7c, &temp);
70*4882a593Smuzhiyun pci_write_config_byte(dev, 0x7c, 0x80);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* set as P2P bridge */
73*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
74*4882a593Smuzhiyun dev->class |= 0x1;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* restore lock */
77*4882a593Smuzhiyun pci_write_config_byte(dev, 0x7c, temp);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun
quirk_uli1575(struct pci_dev * dev)81*4882a593Smuzhiyun static void quirk_uli1575(struct pci_dev *dev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun int i;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun if (!is_quirk_valid())
86*4882a593Smuzhiyun return;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * ULI1575 interrupts route setup
90*4882a593Smuzhiyun */
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* ULI1575 IRQ mapping conf register maps PIRQx to IRQn */
93*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
94*4882a593Smuzhiyun u8 val = uli_pirq_to_irq[i*2] | (uli_pirq_to_irq[i*2+1] << 4);
95*4882a593Smuzhiyun pci_write_config_byte(dev, 0x48 + i, val);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* USB 1.1 OHCI controller 1: dev 28, func 0 - IRQ12 */
99*4882a593Smuzhiyun pci_write_config_byte(dev, 0x86, ULI_PIRQD);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* USB 1.1 OHCI controller 2: dev 28, func 1 - IRQ9 */
102*4882a593Smuzhiyun pci_write_config_byte(dev, 0x87, ULI_PIRQA);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* USB 1.1 OHCI controller 3: dev 28, func 2 - IRQ10 */
105*4882a593Smuzhiyun pci_write_config_byte(dev, 0x88, ULI_PIRQB);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Lan controller: dev 27, func 0 - IRQ6 */
108*4882a593Smuzhiyun pci_write_config_byte(dev, 0x89, ULI_PIRQF);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* AC97 Audio controller: dev 29, func 0 - IRQ6 */
111*4882a593Smuzhiyun pci_write_config_byte(dev, 0x8a, ULI_PIRQF);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Modem controller: dev 29, func 1 - IRQ6 */
114*4882a593Smuzhiyun pci_write_config_byte(dev, 0x8b, ULI_PIRQF);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* HD Audio controller: dev 29, func 2 - IRQ6 */
117*4882a593Smuzhiyun pci_write_config_byte(dev, 0x8c, ULI_PIRQF);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* SATA controller: dev 31, func 1 - IRQ5 */
120*4882a593Smuzhiyun pci_write_config_byte(dev, 0x8d, ULI_PIRQE);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* SMB interrupt: dev 30, func 1 - IRQ7 */
123*4882a593Smuzhiyun pci_write_config_byte(dev, 0x8e, ULI_PIRQG);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* PMU ACPI SCI interrupt: dev 30, func 2 - IRQ7 */
126*4882a593Smuzhiyun pci_write_config_byte(dev, 0x8f, ULI_PIRQG);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* USB 2.0 controller: dev 28, func 3 */
129*4882a593Smuzhiyun pci_write_config_byte(dev, 0x74, ULI_8259_IRQ11);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun /* Primary PATA IDE IRQ: 14
132*4882a593Smuzhiyun * Secondary PATA IDE IRQ: 15
133*4882a593Smuzhiyun */
134*4882a593Smuzhiyun pci_write_config_byte(dev, 0x44, 0x30 | ULI_8259_IRQ14);
135*4882a593Smuzhiyun pci_write_config_byte(dev, 0x75, ULI_8259_IRQ15);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
quirk_final_uli1575(struct pci_dev * dev)138*4882a593Smuzhiyun static void quirk_final_uli1575(struct pci_dev *dev)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun /* Set i8259 interrupt trigger
141*4882a593Smuzhiyun * IRQ 3: Level
142*4882a593Smuzhiyun * IRQ 4: Level
143*4882a593Smuzhiyun * IRQ 5: Level
144*4882a593Smuzhiyun * IRQ 6: Level
145*4882a593Smuzhiyun * IRQ 7: Level
146*4882a593Smuzhiyun * IRQ 9: Level
147*4882a593Smuzhiyun * IRQ 10: Level
148*4882a593Smuzhiyun * IRQ 11: Level
149*4882a593Smuzhiyun * IRQ 12: Level
150*4882a593Smuzhiyun * IRQ 14: Edge
151*4882a593Smuzhiyun * IRQ 15: Edge
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun if (!is_quirk_valid())
154*4882a593Smuzhiyun return;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun outb(0xfa, 0x4d0);
157*4882a593Smuzhiyun outb(0x1e, 0x4d1);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* setup RTC */
160*4882a593Smuzhiyun CMOS_WRITE(RTC_SET, RTC_CONTROL);
161*4882a593Smuzhiyun CMOS_WRITE(RTC_24H, RTC_CONTROL);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /* ensure month, date, and week alarm fields are ignored */
164*4882a593Smuzhiyun CMOS_WRITE(0, RTC_VALID);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun outb_p(0x7c, 0x72);
167*4882a593Smuzhiyun outb_p(RTC_ALARM_DONT_CARE, 0x73);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun outb_p(0x7d, 0x72);
170*4882a593Smuzhiyun outb_p(RTC_ALARM_DONT_CARE, 0x73);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* SATA */
quirk_uli5288(struct pci_dev * dev)174*4882a593Smuzhiyun static void quirk_uli5288(struct pci_dev *dev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun unsigned char c;
177*4882a593Smuzhiyun unsigned int d;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (!is_quirk_valid())
180*4882a593Smuzhiyun return;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* read/write lock */
183*4882a593Smuzhiyun pci_read_config_byte(dev, 0x83, &c);
184*4882a593Smuzhiyun pci_write_config_byte(dev, 0x83, c|0x80);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun pci_read_config_dword(dev, PCI_CLASS_REVISION, &d);
187*4882a593Smuzhiyun d = (d & 0xff) | (PCI_CLASS_STORAGE_SATA_AHCI << 8);
188*4882a593Smuzhiyun pci_write_config_dword(dev, PCI_CLASS_REVISION, d);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /* restore lock */
191*4882a593Smuzhiyun pci_write_config_byte(dev, 0x83, c);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* disable emulated PATA mode enabled */
194*4882a593Smuzhiyun pci_read_config_byte(dev, 0x84, &c);
195*4882a593Smuzhiyun pci_write_config_byte(dev, 0x84, c & ~0x01);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* PATA */
quirk_uli5229(struct pci_dev * dev)199*4882a593Smuzhiyun static void quirk_uli5229(struct pci_dev *dev)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun unsigned short temp;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (!is_quirk_valid())
204*4882a593Smuzhiyun return;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE |
207*4882a593Smuzhiyun PCI_COMMAND_MASTER | PCI_COMMAND_IO);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /* Enable Native IRQ 14/15 */
210*4882a593Smuzhiyun pci_read_config_word(dev, 0x4a, &temp);
211*4882a593Smuzhiyun pci_write_config_word(dev, 0x4a, temp | 0x1000);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* We have to do a dummy read on the P2P for the RTC to work, WTF */
quirk_final_uli5249(struct pci_dev * dev)215*4882a593Smuzhiyun static void quirk_final_uli5249(struct pci_dev *dev)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun int i;
218*4882a593Smuzhiyun u8 *dummy;
219*4882a593Smuzhiyun struct pci_bus *bus = dev->bus;
220*4882a593Smuzhiyun struct resource *res;
221*4882a593Smuzhiyun resource_size_t end = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCES+3; i++) {
224*4882a593Smuzhiyun unsigned long flags = pci_resource_flags(dev, i);
225*4882a593Smuzhiyun if ((flags & (IORESOURCE_MEM|IORESOURCE_PREFETCH)) == IORESOURCE_MEM)
226*4882a593Smuzhiyun end = pci_resource_end(dev, i);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun pci_bus_for_each_resource(bus, res, i) {
230*4882a593Smuzhiyun if (res && res->flags & IORESOURCE_MEM) {
231*4882a593Smuzhiyun if (res->end == end)
232*4882a593Smuzhiyun dummy = ioremap(res->start, 0x4);
233*4882a593Smuzhiyun else
234*4882a593Smuzhiyun dummy = ioremap(res->end - 3, 0x4);
235*4882a593Smuzhiyun if (dummy) {
236*4882a593Smuzhiyun in_8(dummy);
237*4882a593Smuzhiyun iounmap(dummy);
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, 0x5249, early_uli5249);
245*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);
246*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);
247*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
248*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5249, quirk_final_uli5249);
249*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x1575, quirk_final_uli1575);
250*4882a593Smuzhiyun DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);
251*4882a593Smuzhiyun
hpcd_quirk_uli1575(struct pci_dev * dev)252*4882a593Smuzhiyun static void hpcd_quirk_uli1575(struct pci_dev *dev)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun u32 temp32;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (!machine_is(mpc86xx_hpcd))
257*4882a593Smuzhiyun return;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Disable INTx */
260*4882a593Smuzhiyun pci_read_config_dword(dev, 0x48, &temp32);
261*4882a593Smuzhiyun pci_write_config_dword(dev, 0x48, (temp32 | 1<<26));
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* Enable sideband interrupt */
264*4882a593Smuzhiyun pci_read_config_dword(dev, 0x90, &temp32);
265*4882a593Smuzhiyun pci_write_config_dword(dev, 0x90, (temp32 | 1<<22));
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
hpcd_quirk_uli5288(struct pci_dev * dev)268*4882a593Smuzhiyun static void hpcd_quirk_uli5288(struct pci_dev *dev)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun unsigned char c;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (!machine_is(mpc86xx_hpcd))
273*4882a593Smuzhiyun return;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun pci_read_config_byte(dev, 0x83, &c);
276*4882a593Smuzhiyun c |= 0x80;
277*4882a593Smuzhiyun pci_write_config_byte(dev, 0x83, c);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);
280*4882a593Smuzhiyun pci_write_config_byte(dev, PCI_CLASS_DEVICE, 0x06);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun pci_read_config_byte(dev, 0x83, &c);
283*4882a593Smuzhiyun c &= 0x7f;
284*4882a593Smuzhiyun pci_write_config_byte(dev, 0x83, c);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /*
288*4882a593Smuzhiyun * Since 8259PIC was disabled on the board, the IDE device can not
289*4882a593Smuzhiyun * use the legacy IRQ, we need to let the IDE device work under
290*4882a593Smuzhiyun * native mode and use the interrupt line like other PCI devices.
291*4882a593Smuzhiyun * IRQ14 is a sideband interrupt from IDE device to CPU and we use this
292*4882a593Smuzhiyun * as the interrupt for IDE device.
293*4882a593Smuzhiyun */
hpcd_quirk_uli5229(struct pci_dev * dev)294*4882a593Smuzhiyun static void hpcd_quirk_uli5229(struct pci_dev *dev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun unsigned char c;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (!machine_is(mpc86xx_hpcd))
299*4882a593Smuzhiyun return;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun pci_read_config_byte(dev, 0x4b, &c);
302*4882a593Smuzhiyun c |= 0x10;
303*4882a593Smuzhiyun pci_write_config_byte(dev, 0x4b, c);
304*4882a593Smuzhiyun }
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /*
307*4882a593Smuzhiyun * SATA interrupt pin bug fix
308*4882a593Smuzhiyun * There's a chip bug for 5288, The interrupt pin should be 2,
309*4882a593Smuzhiyun * not the read only value 1, So it use INTB#, not INTA# which
310*4882a593Smuzhiyun * actually used by the IDE device 5229.
311*4882a593Smuzhiyun * As of this bug, during the PCI initialization, 5288 read the
312*4882a593Smuzhiyun * irq of IDE device from the device tree, this function fix this
313*4882a593Smuzhiyun * bug by re-assigning a correct irq to 5288.
314*4882a593Smuzhiyun *
315*4882a593Smuzhiyun */
hpcd_final_uli5288(struct pci_dev * dev)316*4882a593Smuzhiyun static void hpcd_final_uli5288(struct pci_dev *dev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct pci_controller *hose = pci_bus_to_host(dev->bus);
319*4882a593Smuzhiyun struct device_node *hosenode = hose ? hose->dn : NULL;
320*4882a593Smuzhiyun struct of_phandle_args oirq;
321*4882a593Smuzhiyun u32 laddr[3];
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (!machine_is(mpc86xx_hpcd))
324*4882a593Smuzhiyun return;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (!hosenode)
327*4882a593Smuzhiyun return;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun oirq.np = hosenode;
330*4882a593Smuzhiyun oirq.args[0] = 2;
331*4882a593Smuzhiyun oirq.args_count = 1;
332*4882a593Smuzhiyun laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(31, 0) << 8);
333*4882a593Smuzhiyun laddr[1] = laddr[2] = 0;
334*4882a593Smuzhiyun of_irq_parse_raw(laddr, &oirq);
335*4882a593Smuzhiyun dev->irq = irq_create_of_mapping(&oirq);
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, hpcd_quirk_uli1575);
339*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, hpcd_quirk_uli5288);
340*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, hpcd_quirk_uli5229);
341*4882a593Smuzhiyun DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5288, hpcd_final_uli5288);
342*4882a593Smuzhiyun
uli_exclude_device(struct pci_controller * hose,u_char bus,u_char devfn)343*4882a593Smuzhiyun int uli_exclude_device(struct pci_controller *hose,
344*4882a593Smuzhiyun u_char bus, u_char devfn)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun if (bus == (hose->first_busno + 2)) {
347*4882a593Smuzhiyun /* exclude Modem controller */
348*4882a593Smuzhiyun if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 1))
349*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun /* exclude HD Audio controller */
352*4882a593Smuzhiyun if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 2))
353*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
357*4882a593Smuzhiyun }
358