1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Common routines for the Motorola SPS MPC106/8240/107 Host bridge/Mem 3*4882a593Smuzhiyun * ctlr/EPIC/etc. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Mark A. Greer 6*4882a593Smuzhiyun * mgreer@mvista.com 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * 2001 (c) MontaVista, Software, Inc. This file is licensed under 9*4882a593Smuzhiyun * the terms of the GNU General Public License version 2. This program 10*4882a593Smuzhiyun * is licensed "as is" without any warranty of any kind, whether express 11*4882a593Smuzhiyun * or implied. 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun #ifndef __PPC_KERNEL_MPC10X_H 14*4882a593Smuzhiyun #define __PPC_KERNEL_MPC10X_H 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #include <linux/pci_ids.h> 17*4882a593Smuzhiyun #include <asm/pci-bridge.h> 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun /* 20*4882a593Smuzhiyun * The values here don't completely map everything but should work in most 21*4882a593Smuzhiyun * cases. 22*4882a593Smuzhiyun * 23*4882a593Smuzhiyun * MAP A (PReP Map) 24*4882a593Smuzhiyun * Processor: 0x80000000 - 0x807fffff -> PCI I/O: 0x00000000 - 0x007fffff 25*4882a593Smuzhiyun * Processor: 0xc0000000 - 0xdfffffff -> PCI MEM: 0x00000000 - 0x1fffffff 26*4882a593Smuzhiyun * PCI MEM: 0x80000000 -> Processor System Memory: 0x00000000 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * MAP B (CHRP Map) 29*4882a593Smuzhiyun * Processor: 0xfe000000 - 0xfebfffff -> PCI I/O: 0x00000000 - 0x00bfffff 30*4882a593Smuzhiyun * Processor: 0x80000000 - 0xbfffffff -> PCI MEM: 0x80000000 - 0xbfffffff 31*4882a593Smuzhiyun * PCI MEM: 0x00000000 -> Processor System Memory: 0x00000000 32*4882a593Smuzhiyun */ 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * Define the vendor/device IDs for the various bridges--should be added to 36*4882a593Smuzhiyun * <linux/pci_ids.h> 37*4882a593Smuzhiyun */ 38*4882a593Smuzhiyun #define MPC10X_BRIDGE_106 ((PCI_DEVICE_ID_MOTOROLA_MPC106 << 16) | \ 39*4882a593Smuzhiyun PCI_VENDOR_ID_MOTOROLA) 40*4882a593Smuzhiyun #define MPC10X_BRIDGE_8240 ((0x0003 << 16) | PCI_VENDOR_ID_MOTOROLA) 41*4882a593Smuzhiyun #define MPC10X_BRIDGE_107 ((0x0004 << 16) | PCI_VENDOR_ID_MOTOROLA) 42*4882a593Smuzhiyun #define MPC10X_BRIDGE_8245 ((0x0006 << 16) | PCI_VENDOR_ID_MOTOROLA) 43*4882a593Smuzhiyun 44*4882a593Smuzhiyun /* Define the type of map to use */ 45*4882a593Smuzhiyun #define MPC10X_MEM_MAP_A 1 46*4882a593Smuzhiyun #define MPC10X_MEM_MAP_B 2 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun /* Map A (PReP Map) Defines */ 49*4882a593Smuzhiyun #define MPC10X_MAPA_CNFG_ADDR 0x80000cf8 50*4882a593Smuzhiyun #define MPC10X_MAPA_CNFG_DATA 0x80000cfc 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun #define MPC10X_MAPA_ISA_IO_BASE 0x80000000 53*4882a593Smuzhiyun #define MPC10X_MAPA_ISA_MEM_BASE 0xc0000000 54*4882a593Smuzhiyun #define MPC10X_MAPA_DRAM_OFFSET 0x80000000 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define MPC10X_MAPA_PCI_INTACK_ADDR 0xbffffff0 57*4882a593Smuzhiyun #define MPC10X_MAPA_PCI_IO_START 0x00000000 58*4882a593Smuzhiyun #define MPC10X_MAPA_PCI_IO_END (0x00800000 - 1) 59*4882a593Smuzhiyun #define MPC10X_MAPA_PCI_MEM_START 0x00000000 60*4882a593Smuzhiyun #define MPC10X_MAPA_PCI_MEM_END (0x20000000 - 1) 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define MPC10X_MAPA_PCI_MEM_OFFSET (MPC10X_MAPA_ISA_MEM_BASE - \ 63*4882a593Smuzhiyun MPC10X_MAPA_PCI_MEM_START) 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* Map B (CHRP Map) Defines */ 66*4882a593Smuzhiyun #define MPC10X_MAPB_CNFG_ADDR 0xfec00000 67*4882a593Smuzhiyun #define MPC10X_MAPB_CNFG_DATA 0xfee00000 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define MPC10X_MAPB_ISA_IO_BASE 0xfe000000 70*4882a593Smuzhiyun #define MPC10X_MAPB_ISA_MEM_BASE 0x80000000 71*4882a593Smuzhiyun #define MPC10X_MAPB_DRAM_OFFSET 0x00000000 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun #define MPC10X_MAPB_PCI_INTACK_ADDR 0xfef00000 74*4882a593Smuzhiyun #define MPC10X_MAPB_PCI_IO_START 0x00000000 75*4882a593Smuzhiyun #define MPC10X_MAPB_PCI_IO_END (0x00c00000 - 1) 76*4882a593Smuzhiyun #define MPC10X_MAPB_PCI_MEM_START 0x80000000 77*4882a593Smuzhiyun #define MPC10X_MAPB_PCI_MEM_END (0xc0000000 - 1) 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define MPC10X_MAPB_PCI_MEM_OFFSET (MPC10X_MAPB_ISA_MEM_BASE - \ 80*4882a593Smuzhiyun MPC10X_MAPB_PCI_MEM_START) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* Miscellaneous Configuration register offsets */ 83*4882a593Smuzhiyun #define MPC10X_CFG_PIR_REG 0x09 84*4882a593Smuzhiyun #define MPC10X_CFG_PIR_HOST_BRIDGE 0x00 85*4882a593Smuzhiyun #define MPC10X_CFG_PIR_AGENT 0x01 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define MPC10X_CFG_EUMBBAR 0x78 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define MPC10X_CFG_PICR1_REG 0xa8 90*4882a593Smuzhiyun #define MPC10X_CFG_PICR1_ADDR_MAP_MASK 0x00010000 91*4882a593Smuzhiyun #define MPC10X_CFG_PICR1_ADDR_MAP_A 0x00010000 92*4882a593Smuzhiyun #define MPC10X_CFG_PICR1_ADDR_MAP_B 0x00000000 93*4882a593Smuzhiyun #define MPC10X_CFG_PICR1_SPEC_PCI_RD 0x00000004 94*4882a593Smuzhiyun #define MPC10X_CFG_PICR1_ST_GATH_EN 0x00000040 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define MPC10X_CFG_PICR2_REG 0xac 97*4882a593Smuzhiyun #define MPC10X_CFG_PICR2_COPYBACK_OPT 0x00000001 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define MPC10X_CFG_MAPB_OPTIONS_REG 0xe0 100*4882a593Smuzhiyun #define MPC10X_CFG_MAPB_OPTIONS_CFAE 0x80 /* CPU_FD_ALIAS_EN */ 101*4882a593Smuzhiyun #define MPC10X_CFG_MAPB_OPTIONS_PFAE 0x40 /* PCI_FD_ALIAS_EN */ 102*4882a593Smuzhiyun #define MPC10X_CFG_MAPB_OPTIONS_DR 0x20 /* DLL_RESET */ 103*4882a593Smuzhiyun #define MPC10X_CFG_MAPB_OPTIONS_PCICH 0x08 /* PCI_COMPATIBILITY_HOLE */ 104*4882a593Smuzhiyun #define MPC10X_CFG_MAPB_OPTIONS_PROCCH 0x04 /* PROC_COMPATIBILITY_HOLE */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* Define offsets for the memory controller registers in the config space */ 107*4882a593Smuzhiyun #define MPC10X_MCTLR_MEM_START_1 0x80 /* Banks 0-3 */ 108*4882a593Smuzhiyun #define MPC10X_MCTLR_MEM_START_2 0x84 /* Banks 4-7 */ 109*4882a593Smuzhiyun #define MPC10X_MCTLR_EXT_MEM_START_1 0x88 /* Banks 0-3 */ 110*4882a593Smuzhiyun #define MPC10X_MCTLR_EXT_MEM_START_2 0x8c /* Banks 4-7 */ 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define MPC10X_MCTLR_MEM_END_1 0x90 /* Banks 0-3 */ 113*4882a593Smuzhiyun #define MPC10X_MCTLR_MEM_END_2 0x94 /* Banks 4-7 */ 114*4882a593Smuzhiyun #define MPC10X_MCTLR_EXT_MEM_END_1 0x98 /* Banks 0-3 */ 115*4882a593Smuzhiyun #define MPC10X_MCTLR_EXT_MEM_END_2 0x9c /* Banks 4-7 */ 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun #define MPC10X_MCTLR_MEM_BANK_ENABLES 0xa0 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun /* Define some offset in the EUMB */ 120*4882a593Smuzhiyun #define MPC10X_EUMB_SIZE 0x00100000 /* Total EUMB size (1MB) */ 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define MPC10X_EUMB_MU_OFFSET 0x00000000 /* Msg Unit reg offset */ 123*4882a593Smuzhiyun #define MPC10X_EUMB_MU_SIZE 0x00001000 /* Msg Unit reg size */ 124*4882a593Smuzhiyun #define MPC10X_EUMB_DMA_OFFSET 0x00001000 /* DMA Unit reg offset */ 125*4882a593Smuzhiyun #define MPC10X_EUMB_DMA_SIZE 0x00001000 /* DMA Unit reg size */ 126*4882a593Smuzhiyun #define MPC10X_EUMB_ATU_OFFSET 0x00002000 /* Addr xlate reg offset */ 127*4882a593Smuzhiyun #define MPC10X_EUMB_ATU_SIZE 0x00001000 /* Addr xlate reg size */ 128*4882a593Smuzhiyun #define MPC10X_EUMB_I2C_OFFSET 0x00003000 /* I2C Unit reg offset */ 129*4882a593Smuzhiyun #define MPC10X_EUMB_I2C_SIZE 0x00001000 /* I2C Unit reg size */ 130*4882a593Smuzhiyun #define MPC10X_EUMB_DUART_OFFSET 0x00004000 /* DUART Unit reg offset (8245) */ 131*4882a593Smuzhiyun #define MPC10X_EUMB_DUART_SIZE 0x00001000 /* DUART Unit reg size (8245) */ 132*4882a593Smuzhiyun #define MPC10X_EUMB_EPIC_OFFSET 0x00040000 /* EPIC offset in EUMB */ 133*4882a593Smuzhiyun #define MPC10X_EUMB_EPIC_SIZE 0x00030000 /* EPIC size */ 134*4882a593Smuzhiyun #define MPC10X_EUMB_PM_OFFSET 0x000fe000 /* Performance Monitor reg offset (8245) */ 135*4882a593Smuzhiyun #define MPC10X_EUMB_PM_SIZE 0x00001000 /* Performance Monitor reg size (8245) */ 136*4882a593Smuzhiyun #define MPC10X_EUMB_WP_OFFSET 0x000ff000 /* Data path diagnostic, watchpoint reg offset */ 137*4882a593Smuzhiyun #define MPC10X_EUMB_WP_SIZE 0x00001000 /* Data path diagnostic, watchpoint reg size */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun enum ppc_sys_devices { 140*4882a593Smuzhiyun MPC10X_IIC1, 141*4882a593Smuzhiyun MPC10X_DMA0, 142*4882a593Smuzhiyun MPC10X_DMA1, 143*4882a593Smuzhiyun MPC10X_UART0, 144*4882a593Smuzhiyun MPC10X_UART1, 145*4882a593Smuzhiyun NUM_PPC_SYS_DEVS, 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun int mpc10x_bridge_init(struct pci_controller *hose, 149*4882a593Smuzhiyun uint current_map, 150*4882a593Smuzhiyun uint new_map, 151*4882a593Smuzhiyun uint phys_eumb_base); 152*4882a593Smuzhiyun unsigned long mpc10x_get_mem_size(uint mem_map); 153*4882a593Smuzhiyun int mpc10x_enable_store_gathering(struct pci_controller *hose); 154*4882a593Smuzhiyun int mpc10x_disable_store_gathering(struct pci_controller *hose); 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* For MPC107 boards that use the built-in openpic */ 157*4882a593Smuzhiyun void mpc10x_set_openpic(void); 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #endif /* __PPC_KERNEL_MPC10X_H */ 160