1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Board setup routines for the IBM 750GX/CL platform w/ TSI10x bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2007 IBM Corporation
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Stephen Winiecki <stevewin@us.ibm.com>
8*4882a593Smuzhiyun * Josh Boyer <jwboyer@linux.vnet.ibm.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * Based on code from mpc7448_hpc2.c
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/stddef.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/pci.h>
16*4882a593Smuzhiyun #include <linux/kdev_t.h>
17*4882a593Smuzhiyun #include <linux/console.h>
18*4882a593Smuzhiyun #include <linux/delay.h>
19*4882a593Smuzhiyun #include <linux/irq.h>
20*4882a593Smuzhiyun #include <linux/seq_file.h>
21*4882a593Smuzhiyun #include <linux/root_dev.h>
22*4882a593Smuzhiyun #include <linux/serial.h>
23*4882a593Smuzhiyun #include <linux/tty.h>
24*4882a593Smuzhiyun #include <linux/serial_core.h>
25*4882a593Smuzhiyun #include <linux/of_platform.h>
26*4882a593Smuzhiyun #include <linux/extable.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <asm/time.h>
29*4882a593Smuzhiyun #include <asm/machdep.h>
30*4882a593Smuzhiyun #include <asm/prom.h>
31*4882a593Smuzhiyun #include <asm/udbg.h>
32*4882a593Smuzhiyun #include <asm/tsi108.h>
33*4882a593Smuzhiyun #include <asm/pci-bridge.h>
34*4882a593Smuzhiyun #include <asm/reg.h>
35*4882a593Smuzhiyun #include <mm/mmu_decl.h>
36*4882a593Smuzhiyun #include <asm/tsi108_irq.h>
37*4882a593Smuzhiyun #include <asm/tsi108_pci.h>
38*4882a593Smuzhiyun #include <asm/mpic.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #undef DEBUG
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define HOLLY_PCI_CFG_PHYS 0x7c000000
43*4882a593Smuzhiyun
holly_exclude_device(struct pci_controller * hose,u_char bus,u_char devfn)44*4882a593Smuzhiyun static int holly_exclude_device(struct pci_controller *hose, u_char bus,
45*4882a593Smuzhiyun u_char devfn)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun if (bus == 0 && PCI_SLOT(devfn) == 0)
48*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
49*4882a593Smuzhiyun else
50*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun
holly_remap_bridge(void)53*4882a593Smuzhiyun static void holly_remap_bridge(void)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun u32 lut_val, lut_addr;
56*4882a593Smuzhiyun int i;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun printk(KERN_INFO "Remapping PCI bridge\n");
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun /* Re-init the PCI bridge and LUT registers to have mappings that don't
61*4882a593Smuzhiyun * rely on PIBS
62*4882a593Smuzhiyun */
63*4882a593Smuzhiyun lut_addr = 0x900;
64*4882a593Smuzhiyun for (i = 0; i < 31; i++) {
65*4882a593Smuzhiyun tsi108_write_reg(TSI108_PB_OFFSET + lut_addr, 0x00000201);
66*4882a593Smuzhiyun lut_addr += 4;
67*4882a593Smuzhiyun tsi108_write_reg(TSI108_PB_OFFSET + lut_addr, 0x0);
68*4882a593Smuzhiyun lut_addr += 4;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Reserve the last LUT entry for PCI I/O space */
72*4882a593Smuzhiyun tsi108_write_reg(TSI108_PB_OFFSET + lut_addr, 0x00000241);
73*4882a593Smuzhiyun lut_addr += 4;
74*4882a593Smuzhiyun tsi108_write_reg(TSI108_PB_OFFSET + lut_addr, 0x0);
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* Map PCI I/O space */
77*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_IO_UPPER, 0x0);
78*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_IO, 0x1);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* Map PCI CFG space */
81*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_BAR0_UPPER, 0x0);
82*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_BAR0, 0x7c000000 | 0x01);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* We don't need MEM32 and PRM remapping so disable them */
85*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_MEM32, 0x0);
86*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_PFM3, 0x0);
87*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_PFAB_PFM4, 0x0);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Set P2O_BAR0 */
90*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_P2O_BAR0_UPPER, 0x0);
91*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_P2O_BAR0, 0xc0000000);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Init the PCI LUTs to do no remapping */
94*4882a593Smuzhiyun lut_addr = 0x500;
95*4882a593Smuzhiyun lut_val = 0x00000002;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun for (i = 0; i < 32; i++) {
98*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_OFFSET + lut_addr, lut_val);
99*4882a593Smuzhiyun lut_addr += 4;
100*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_OFFSET + lut_addr, 0x40000000);
101*4882a593Smuzhiyun lut_addr += 4;
102*4882a593Smuzhiyun lut_val += 0x02000000;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_P2O_PAGE_SIZES, 0x00007900);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Set 64-bit PCI bus address for system memory */
107*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_P2O_BAR2_UPPER, 0x0);
108*4882a593Smuzhiyun tsi108_write_reg(TSI108_PCI_P2O_BAR2, 0x0);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
holly_setup_arch(void)111*4882a593Smuzhiyun static void __init holly_setup_arch(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct device_node *np;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (ppc_md.progress)
116*4882a593Smuzhiyun ppc_md.progress("holly_setup_arch():set_bridge", 0);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun tsi108_csr_vir_base = get_vir_csrbase();
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* setup PCI host bridge */
121*4882a593Smuzhiyun holly_remap_bridge();
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun np = of_find_node_by_type(NULL, "pci");
124*4882a593Smuzhiyun if (np)
125*4882a593Smuzhiyun tsi108_setup_pci(np, HOLLY_PCI_CFG_PHYS, 1);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun ppc_md.pci_exclude_device = holly_exclude_device;
128*4882a593Smuzhiyun if (ppc_md.progress)
129*4882a593Smuzhiyun ppc_md.progress("tsi108: resources set", 0x100);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun printk(KERN_INFO "PPC750GX/CL Platform\n");
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Interrupt setup and service. Interrupts on the holly come
136*4882a593Smuzhiyun * from the four external INT pins, PCI interrupts are routed via
137*4882a593Smuzhiyun * PCI interrupt control registers, it generates internal IRQ23
138*4882a593Smuzhiyun *
139*4882a593Smuzhiyun * Interrupt routing on the Holly Board:
140*4882a593Smuzhiyun * TSI108:PB_INT[0] -> CPU0:INT#
141*4882a593Smuzhiyun * TSI108:PB_INT[1] -> CPU0:MCP#
142*4882a593Smuzhiyun * TSI108:PB_INT[2] -> N/C
143*4882a593Smuzhiyun * TSI108:PB_INT[3] -> N/C
144*4882a593Smuzhiyun */
holly_init_IRQ(void)145*4882a593Smuzhiyun static void __init holly_init_IRQ(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun struct mpic *mpic;
148*4882a593Smuzhiyun #ifdef CONFIG_PCI
149*4882a593Smuzhiyun unsigned int cascade_pci_irq;
150*4882a593Smuzhiyun struct device_node *tsi_pci;
151*4882a593Smuzhiyun struct device_node *cascade_node = NULL;
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
155*4882a593Smuzhiyun MPIC_SPV_EOI | MPIC_NO_PTHROU_DIS | MPIC_REGSET_TSI108,
156*4882a593Smuzhiyun 24, 0,
157*4882a593Smuzhiyun "Tsi108_PIC");
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun BUG_ON(mpic == NULL);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun mpic_assign_isu(mpic, 0, mpic->paddr + 0x100);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun mpic_init(mpic);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #ifdef CONFIG_PCI
166*4882a593Smuzhiyun tsi_pci = of_find_node_by_type(NULL, "pci");
167*4882a593Smuzhiyun if (tsi_pci == NULL) {
168*4882a593Smuzhiyun printk(KERN_ERR "%s: No tsi108 pci node found !\n", __func__);
169*4882a593Smuzhiyun return;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun cascade_node = of_find_node_by_type(NULL, "pic-router");
173*4882a593Smuzhiyun if (cascade_node == NULL) {
174*4882a593Smuzhiyun printk(KERN_ERR "%s: No tsi108 pci cascade node found !\n", __func__);
175*4882a593Smuzhiyun return;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun cascade_pci_irq = irq_of_parse_and_map(tsi_pci, 0);
179*4882a593Smuzhiyun pr_debug("%s: tsi108 cascade_pci_irq = 0x%x\n", __func__, (u32) cascade_pci_irq);
180*4882a593Smuzhiyun tsi108_pci_int_init(cascade_node);
181*4882a593Smuzhiyun irq_set_handler_data(cascade_pci_irq, mpic);
182*4882a593Smuzhiyun irq_set_chained_handler(cascade_pci_irq, tsi108_irq_cascade);
183*4882a593Smuzhiyun #endif
184*4882a593Smuzhiyun /* Configure MPIC outputs to CPU0 */
185*4882a593Smuzhiyun tsi108_write_reg(TSI108_MPIC_OFFSET + 0x30c, 0);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
holly_show_cpuinfo(struct seq_file * m)188*4882a593Smuzhiyun static void holly_show_cpuinfo(struct seq_file *m)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun seq_printf(m, "vendor\t\t: IBM\n");
191*4882a593Smuzhiyun seq_printf(m, "machine\t\t: PPC750 GX/CL\n");
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
holly_restart(char * cmd)194*4882a593Smuzhiyun static void __noreturn holly_restart(char *cmd)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun __be32 __iomem *ocn_bar1 = NULL;
197*4882a593Smuzhiyun unsigned long bar;
198*4882a593Smuzhiyun struct device_node *bridge = NULL;
199*4882a593Smuzhiyun const void *prop;
200*4882a593Smuzhiyun int size;
201*4882a593Smuzhiyun phys_addr_t addr = 0xc0000000;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun local_irq_disable();
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun bridge = of_find_node_by_type(NULL, "tsi-bridge");
206*4882a593Smuzhiyun if (bridge) {
207*4882a593Smuzhiyun prop = of_get_property(bridge, "reg", &size);
208*4882a593Smuzhiyun addr = of_translate_address(bridge, prop);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun addr += (TSI108_PB_OFFSET + 0x414);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun ocn_bar1 = ioremap(addr, 0x4);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Turn on the BOOT bit so the addresses are correctly
215*4882a593Smuzhiyun * routed to the HLP interface */
216*4882a593Smuzhiyun bar = ioread32be(ocn_bar1);
217*4882a593Smuzhiyun bar |= 2;
218*4882a593Smuzhiyun iowrite32be(bar, ocn_bar1);
219*4882a593Smuzhiyun iosync();
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Set SRR0 to the reset vector and turn on MSR_IP */
222*4882a593Smuzhiyun mtspr(SPRN_SRR0, 0xfff00100);
223*4882a593Smuzhiyun mtspr(SPRN_SRR1, MSR_IP);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* Do an rfi to jump back to firmware. Somewhat evil,
226*4882a593Smuzhiyun * but it works
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun __asm__ __volatile__("rfi" : : : "memory");
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Spin until reset happens. Shouldn't really get here */
231*4882a593Smuzhiyun for (;;) ;
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /*
235*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
236*4882a593Smuzhiyun */
holly_probe(void)237*4882a593Smuzhiyun static int __init holly_probe(void)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun if (!of_machine_is_compatible("ibm,holly"))
240*4882a593Smuzhiyun return 0;
241*4882a593Smuzhiyun return 1;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
ppc750_machine_check_exception(struct pt_regs * regs)244*4882a593Smuzhiyun static int ppc750_machine_check_exception(struct pt_regs *regs)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun const struct exception_table_entry *entry;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Are we prepared to handle this fault */
249*4882a593Smuzhiyun if ((entry = search_exception_tables(regs->nip)) != NULL) {
250*4882a593Smuzhiyun tsi108_clear_pci_cfg_error();
251*4882a593Smuzhiyun regs->msr |= MSR_RI;
252*4882a593Smuzhiyun regs->nip = extable_fixup(entry);
253*4882a593Smuzhiyun return 1;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
define_machine(holly)258*4882a593Smuzhiyun define_machine(holly){
259*4882a593Smuzhiyun .name = "PPC750 GX/CL TSI",
260*4882a593Smuzhiyun .probe = holly_probe,
261*4882a593Smuzhiyun .setup_arch = holly_setup_arch,
262*4882a593Smuzhiyun .init_IRQ = holly_init_IRQ,
263*4882a593Smuzhiyun .show_cpuinfo = holly_show_cpuinfo,
264*4882a593Smuzhiyun .get_irq = mpic_get_irq,
265*4882a593Smuzhiyun .restart = holly_restart,
266*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
267*4882a593Smuzhiyun .machine_check_exception = ppc750_machine_check_exception,
268*4882a593Smuzhiyun .progress = udbg_progress,
269*4882a593Smuzhiyun };
270