xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/chrp/setup.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 1995  Linus Torvalds
4*4882a593Smuzhiyun  *  Adapted from 'alpha' version by Gary Thomas
5*4882a593Smuzhiyun  *  Modified by Cort Dougan (cort@cs.nmt.edu)
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * bootup setup stuff..
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/errno.h>
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/stddef.h>
17*4882a593Smuzhiyun #include <linux/unistd.h>
18*4882a593Smuzhiyun #include <linux/ptrace.h>
19*4882a593Smuzhiyun #include <linux/user.h>
20*4882a593Smuzhiyun #include <linux/tty.h>
21*4882a593Smuzhiyun #include <linux/major.h>
22*4882a593Smuzhiyun #include <linux/interrupt.h>
23*4882a593Smuzhiyun #include <linux/reboot.h>
24*4882a593Smuzhiyun #include <linux/init.h>
25*4882a593Smuzhiyun #include <linux/pci.h>
26*4882a593Smuzhiyun #include <generated/utsrelease.h>
27*4882a593Smuzhiyun #include <linux/adb.h>
28*4882a593Smuzhiyun #include <linux/module.h>
29*4882a593Smuzhiyun #include <linux/delay.h>
30*4882a593Smuzhiyun #include <linux/console.h>
31*4882a593Smuzhiyun #include <linux/seq_file.h>
32*4882a593Smuzhiyun #include <linux/root_dev.h>
33*4882a593Smuzhiyun #include <linux/initrd.h>
34*4882a593Smuzhiyun #include <linux/timer.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <asm/io.h>
37*4882a593Smuzhiyun #include <asm/prom.h>
38*4882a593Smuzhiyun #include <asm/pci-bridge.h>
39*4882a593Smuzhiyun #include <asm/dma.h>
40*4882a593Smuzhiyun #include <asm/machdep.h>
41*4882a593Smuzhiyun #include <asm/irq.h>
42*4882a593Smuzhiyun #include <asm/hydra.h>
43*4882a593Smuzhiyun #include <asm/sections.h>
44*4882a593Smuzhiyun #include <asm/time.h>
45*4882a593Smuzhiyun #include <asm/i8259.h>
46*4882a593Smuzhiyun #include <asm/mpic.h>
47*4882a593Smuzhiyun #include <asm/rtas.h>
48*4882a593Smuzhiyun #include <asm/xmon.h>
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #include "chrp.h"
51*4882a593Smuzhiyun #include "gg2.h"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun void rtas_indicator_progress(char *, unsigned short);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun int _chrp_type;
56*4882a593Smuzhiyun EXPORT_SYMBOL(_chrp_type);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct mpic *chrp_mpic;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* Used for doing CHRP event-scans */
61*4882a593Smuzhiyun DEFINE_PER_CPU(struct timer_list, heartbeat_timer);
62*4882a593Smuzhiyun unsigned long event_scan_interval;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun extern unsigned long loops_per_jiffy;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /* To be replaced by RTAS when available */
67*4882a593Smuzhiyun static unsigned int __iomem *briq_SPOR;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #ifdef CONFIG_SMP
70*4882a593Smuzhiyun extern struct smp_ops_t chrp_smp_ops;
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const char *gg2_memtypes[4] = {
74*4882a593Smuzhiyun 	"FPM", "SDRAM", "EDO", "BEDO"
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun static const char *gg2_cachesizes[4] = {
77*4882a593Smuzhiyun 	"256 KB", "512 KB", "1 MB", "Reserved"
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun static const char *gg2_cachetypes[4] = {
80*4882a593Smuzhiyun 	"Asynchronous", "Reserved", "Flow-Through Synchronous",
81*4882a593Smuzhiyun 	"Pipelined Synchronous"
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun static const char *gg2_cachemodes[4] = {
84*4882a593Smuzhiyun 	"Disabled", "Write-Through", "Copy-Back", "Transparent Mode"
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun static const char *chrp_names[] = {
88*4882a593Smuzhiyun 	"Unknown",
89*4882a593Smuzhiyun 	"","","",
90*4882a593Smuzhiyun 	"Motorola",
91*4882a593Smuzhiyun 	"IBM or Longtrail",
92*4882a593Smuzhiyun 	"Genesi Pegasos",
93*4882a593Smuzhiyun 	"Total Impact Briq"
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
chrp_show_cpuinfo(struct seq_file * m)96*4882a593Smuzhiyun static void chrp_show_cpuinfo(struct seq_file *m)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	int i, sdramen;
99*4882a593Smuzhiyun 	unsigned int t;
100*4882a593Smuzhiyun 	struct device_node *root;
101*4882a593Smuzhiyun 	const char *model = "";
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	root = of_find_node_by_path("/");
104*4882a593Smuzhiyun 	if (root)
105*4882a593Smuzhiyun 		model = of_get_property(root, "model", NULL);
106*4882a593Smuzhiyun 	seq_printf(m, "machine\t\t: CHRP %s\n", model);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/* longtrail (goldengate) stuff */
109*4882a593Smuzhiyun 	if (model && !strncmp(model, "IBM,LongTrail", 13)) {
110*4882a593Smuzhiyun 		/* VLSI VAS96011/12 `Golden Gate 2' */
111*4882a593Smuzhiyun 		/* Memory banks */
112*4882a593Smuzhiyun 		sdramen = (in_le32(gg2_pci_config_base + GG2_PCI_DRAM_CTRL)
113*4882a593Smuzhiyun 			   >>31) & 1;
114*4882a593Smuzhiyun 		for (i = 0; i < (sdramen ? 4 : 6); i++) {
115*4882a593Smuzhiyun 			t = in_le32(gg2_pci_config_base+
116*4882a593Smuzhiyun 						 GG2_PCI_DRAM_BANK0+
117*4882a593Smuzhiyun 						 i*4);
118*4882a593Smuzhiyun 			if (!(t & 1))
119*4882a593Smuzhiyun 				continue;
120*4882a593Smuzhiyun 			switch ((t>>8) & 0x1f) {
121*4882a593Smuzhiyun 			case 0x1f:
122*4882a593Smuzhiyun 				model = "4 MB";
123*4882a593Smuzhiyun 				break;
124*4882a593Smuzhiyun 			case 0x1e:
125*4882a593Smuzhiyun 				model = "8 MB";
126*4882a593Smuzhiyun 				break;
127*4882a593Smuzhiyun 			case 0x1c:
128*4882a593Smuzhiyun 				model = "16 MB";
129*4882a593Smuzhiyun 				break;
130*4882a593Smuzhiyun 			case 0x18:
131*4882a593Smuzhiyun 				model = "32 MB";
132*4882a593Smuzhiyun 				break;
133*4882a593Smuzhiyun 			case 0x10:
134*4882a593Smuzhiyun 				model = "64 MB";
135*4882a593Smuzhiyun 				break;
136*4882a593Smuzhiyun 			case 0x00:
137*4882a593Smuzhiyun 				model = "128 MB";
138*4882a593Smuzhiyun 				break;
139*4882a593Smuzhiyun 			default:
140*4882a593Smuzhiyun 				model = "Reserved";
141*4882a593Smuzhiyun 				break;
142*4882a593Smuzhiyun 			}
143*4882a593Smuzhiyun 			seq_printf(m, "memory bank %d\t: %s %s\n", i, model,
144*4882a593Smuzhiyun 				   gg2_memtypes[sdramen ? 1 : ((t>>1) & 3)]);
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 		/* L2 cache */
147*4882a593Smuzhiyun 		t = in_le32(gg2_pci_config_base+GG2_PCI_CC_CTRL);
148*4882a593Smuzhiyun 		seq_printf(m, "board l2\t: %s %s (%s)\n",
149*4882a593Smuzhiyun 			   gg2_cachesizes[(t>>7) & 3],
150*4882a593Smuzhiyun 			   gg2_cachetypes[(t>>2) & 3],
151*4882a593Smuzhiyun 			   gg2_cachemodes[t & 3]);
152*4882a593Smuzhiyun 	}
153*4882a593Smuzhiyun 	of_node_put(root);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun  *  Fixes for the National Semiconductor PC78308VUL SuperI/O
158*4882a593Smuzhiyun  *
159*4882a593Smuzhiyun  *  Some versions of Open Firmware incorrectly initialize the IRQ settings
160*4882a593Smuzhiyun  *  for keyboard and mouse
161*4882a593Smuzhiyun  */
sio_write(u8 val,u8 index)162*4882a593Smuzhiyun static inline void __init sio_write(u8 val, u8 index)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	outb(index, 0x15c);
165*4882a593Smuzhiyun 	outb(val, 0x15d);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
sio_read(u8 index)168*4882a593Smuzhiyun static inline u8 __init sio_read(u8 index)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	outb(index, 0x15c);
171*4882a593Smuzhiyun 	return inb(0x15d);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
sio_fixup_irq(const char * name,u8 device,u8 level,u8 type)174*4882a593Smuzhiyun static void __init sio_fixup_irq(const char *name, u8 device, u8 level,
175*4882a593Smuzhiyun 				     u8 type)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	u8 level0, type0, active;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/* select logical device */
180*4882a593Smuzhiyun 	sio_write(device, 0x07);
181*4882a593Smuzhiyun 	active = sio_read(0x30);
182*4882a593Smuzhiyun 	level0 = sio_read(0x70);
183*4882a593Smuzhiyun 	type0 = sio_read(0x71);
184*4882a593Smuzhiyun 	if (level0 != level || type0 != type || !active) {
185*4882a593Smuzhiyun 		printk(KERN_WARNING "sio: %s irq level %d, type %d, %sactive: "
186*4882a593Smuzhiyun 		       "remapping to level %d, type %d, active\n",
187*4882a593Smuzhiyun 		       name, level0, type0, !active ? "in" : "", level, type);
188*4882a593Smuzhiyun 		sio_write(0x01, 0x30);
189*4882a593Smuzhiyun 		sio_write(level, 0x70);
190*4882a593Smuzhiyun 		sio_write(type, 0x71);
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
sio_init(void)194*4882a593Smuzhiyun static void __init sio_init(void)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct device_node *root;
197*4882a593Smuzhiyun 	const char *model;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	root = of_find_node_by_path("/");
200*4882a593Smuzhiyun 	if (!root)
201*4882a593Smuzhiyun 		return;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	model = of_get_property(root, "model", NULL);
204*4882a593Smuzhiyun 	if (model && !strncmp(model, "IBM,LongTrail", 13)) {
205*4882a593Smuzhiyun 		/* logical device 0 (KBC/Keyboard) */
206*4882a593Smuzhiyun 		sio_fixup_irq("keyboard", 0, 1, 2);
207*4882a593Smuzhiyun 		/* select logical device 1 (KBC/Mouse) */
208*4882a593Smuzhiyun 		sio_fixup_irq("mouse", 1, 12, 2);
209*4882a593Smuzhiyun 	}
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	of_node_put(root);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 
pegasos_set_l2cr(void)215*4882a593Smuzhiyun static void __init pegasos_set_l2cr(void)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct device_node *np;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* On Pegasos, enable the l2 cache if needed, as the OF forgets it */
220*4882a593Smuzhiyun 	if (_chrp_type != _CHRP_Pegasos)
221*4882a593Smuzhiyun 		return;
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	/* Enable L2 cache if needed */
224*4882a593Smuzhiyun 	np = of_find_node_by_type(NULL, "cpu");
225*4882a593Smuzhiyun 	if (np != NULL) {
226*4882a593Smuzhiyun 		const unsigned int *l2cr = of_get_property(np, "l2cr", NULL);
227*4882a593Smuzhiyun 		if (l2cr == NULL) {
228*4882a593Smuzhiyun 			printk ("Pegasos l2cr : no cpu l2cr property found\n");
229*4882a593Smuzhiyun 			goto out;
230*4882a593Smuzhiyun 		}
231*4882a593Smuzhiyun 		if (!((*l2cr) & 0x80000000)) {
232*4882a593Smuzhiyun 			printk ("Pegasos l2cr : L2 cache was not active, "
233*4882a593Smuzhiyun 				"activating\n");
234*4882a593Smuzhiyun 			_set_L2CR(0);
235*4882a593Smuzhiyun 			_set_L2CR((*l2cr) | 0x80000000);
236*4882a593Smuzhiyun 		}
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun out:
239*4882a593Smuzhiyun 	of_node_put(np);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
briq_restart(char * cmd)242*4882a593Smuzhiyun static void __noreturn briq_restart(char *cmd)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	local_irq_disable();
245*4882a593Smuzhiyun 	if (briq_SPOR)
246*4882a593Smuzhiyun 		out_be32(briq_SPOR, 0);
247*4882a593Smuzhiyun 	for(;;);
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun /*
251*4882a593Smuzhiyun  * Per default, input/output-device points to the keyboard/screen
252*4882a593Smuzhiyun  * If no card is installed, the built-in serial port is used as a fallback.
253*4882a593Smuzhiyun  * But unfortunately, the firmware does not connect /chosen/{stdin,stdout}
254*4882a593Smuzhiyun  * the the built-in serial node. Instead, a /failsafe node is created.
255*4882a593Smuzhiyun  */
chrp_init(void)256*4882a593Smuzhiyun static __init void chrp_init(void)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct device_node *node;
259*4882a593Smuzhiyun 	const char *property;
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (strstr(boot_command_line, "console="))
262*4882a593Smuzhiyun 		return;
263*4882a593Smuzhiyun 	/* find the boot console from /chosen/stdout */
264*4882a593Smuzhiyun 	if (!of_chosen)
265*4882a593Smuzhiyun 		return;
266*4882a593Smuzhiyun 	node = of_find_node_by_path("/");
267*4882a593Smuzhiyun 	if (!node)
268*4882a593Smuzhiyun 		return;
269*4882a593Smuzhiyun 	property = of_get_property(node, "model", NULL);
270*4882a593Smuzhiyun 	if (!property)
271*4882a593Smuzhiyun 		goto out_put;
272*4882a593Smuzhiyun 	if (strcmp(property, "Pegasos2"))
273*4882a593Smuzhiyun 		goto out_put;
274*4882a593Smuzhiyun 	/* this is a Pegasos2 */
275*4882a593Smuzhiyun 	property = of_get_property(of_chosen, "linux,stdout-path", NULL);
276*4882a593Smuzhiyun 	if (!property)
277*4882a593Smuzhiyun 		goto out_put;
278*4882a593Smuzhiyun 	of_node_put(node);
279*4882a593Smuzhiyun 	node = of_find_node_by_path(property);
280*4882a593Smuzhiyun 	if (!node)
281*4882a593Smuzhiyun 		return;
282*4882a593Smuzhiyun 	if (!of_node_is_type(node, "serial"))
283*4882a593Smuzhiyun 		goto out_put;
284*4882a593Smuzhiyun 	/*
285*4882a593Smuzhiyun 	 * The 9pin connector is either /failsafe
286*4882a593Smuzhiyun 	 * or /pci@80000000/isa@C/serial@i2F8
287*4882a593Smuzhiyun 	 * The optional graphics card has also type 'serial' in VGA mode.
288*4882a593Smuzhiyun 	 */
289*4882a593Smuzhiyun 	if (of_node_name_eq(node, "failsafe") || of_node_name_eq(node, "serial"))
290*4882a593Smuzhiyun 		add_preferred_console("ttyS", 0, NULL);
291*4882a593Smuzhiyun out_put:
292*4882a593Smuzhiyun 	of_node_put(node);
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
chrp_setup_arch(void)295*4882a593Smuzhiyun static void __init chrp_setup_arch(void)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	struct device_node *root = of_find_node_by_path("/");
298*4882a593Smuzhiyun 	const char *machine = NULL;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* init to some ~sane value until calibrate_delay() runs */
301*4882a593Smuzhiyun 	loops_per_jiffy = 50000000/HZ;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (root)
304*4882a593Smuzhiyun 		machine = of_get_property(root, "model", NULL);
305*4882a593Smuzhiyun 	if (machine && strncmp(machine, "Pegasos", 7) == 0) {
306*4882a593Smuzhiyun 		_chrp_type = _CHRP_Pegasos;
307*4882a593Smuzhiyun 	} else if (machine && strncmp(machine, "IBM", 3) == 0) {
308*4882a593Smuzhiyun 		_chrp_type = _CHRP_IBM;
309*4882a593Smuzhiyun 	} else if (machine && strncmp(machine, "MOT", 3) == 0) {
310*4882a593Smuzhiyun 		_chrp_type = _CHRP_Motorola;
311*4882a593Smuzhiyun 	} else if (machine && strncmp(machine, "TotalImpact,BRIQ-1", 18) == 0) {
312*4882a593Smuzhiyun 		_chrp_type = _CHRP_briq;
313*4882a593Smuzhiyun 		/* Map the SPOR register on briq and change the restart hook */
314*4882a593Smuzhiyun 		briq_SPOR = ioremap(0xff0000e8, 4);
315*4882a593Smuzhiyun 		ppc_md.restart = briq_restart;
316*4882a593Smuzhiyun 	} else {
317*4882a593Smuzhiyun 		/* Let's assume it is an IBM chrp if all else fails */
318*4882a593Smuzhiyun 		_chrp_type = _CHRP_IBM;
319*4882a593Smuzhiyun 	}
320*4882a593Smuzhiyun 	of_node_put(root);
321*4882a593Smuzhiyun 	printk("chrp type = %x [%s]\n", _chrp_type, chrp_names[_chrp_type]);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 	rtas_initialize();
324*4882a593Smuzhiyun 	if (rtas_token("display-character") >= 0)
325*4882a593Smuzhiyun 		ppc_md.progress = rtas_progress;
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* use RTAS time-of-day routines if available */
328*4882a593Smuzhiyun 	if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE) {
329*4882a593Smuzhiyun 		ppc_md.get_boot_time	= rtas_get_boot_time;
330*4882a593Smuzhiyun 		ppc_md.get_rtc_time	= rtas_get_rtc_time;
331*4882a593Smuzhiyun 		ppc_md.set_rtc_time	= rtas_set_rtc_time;
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* On pegasos, enable the L2 cache if not already done by OF */
335*4882a593Smuzhiyun 	pegasos_set_l2cr();
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* Lookup PCI host bridges */
338*4882a593Smuzhiyun 	chrp_find_bridges();
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	/*
341*4882a593Smuzhiyun 	 *  Temporary fixes for PCI devices.
342*4882a593Smuzhiyun 	 *  -- Geert
343*4882a593Smuzhiyun 	 */
344*4882a593Smuzhiyun 	hydra_init();		/* Mac I/O */
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/*
347*4882a593Smuzhiyun 	 *  Fix the Super I/O configuration
348*4882a593Smuzhiyun 	 */
349*4882a593Smuzhiyun 	sio_init();
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	pci_create_OF_bus_map();
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/*
354*4882a593Smuzhiyun 	 * Print the banner, then scroll down so boot progress
355*4882a593Smuzhiyun 	 * can be printed.  -- Cort
356*4882a593Smuzhiyun 	 */
357*4882a593Smuzhiyun 	if (ppc_md.progress) ppc_md.progress("Linux/PPC "UTS_RELEASE"\n", 0x0);
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
chrp_8259_cascade(struct irq_desc * desc)360*4882a593Smuzhiyun static void chrp_8259_cascade(struct irq_desc *desc)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	struct irq_chip *chip = irq_desc_get_chip(desc);
363*4882a593Smuzhiyun 	unsigned int cascade_irq = i8259_irq();
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	if (cascade_irq)
366*4882a593Smuzhiyun 		generic_handle_irq(cascade_irq);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	chip->irq_eoi(&desc->irq_data);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /*
372*4882a593Smuzhiyun  * Finds the open-pic node and sets up the mpic driver.
373*4882a593Smuzhiyun  */
chrp_find_openpic(void)374*4882a593Smuzhiyun static void __init chrp_find_openpic(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	struct device_node *np, *root;
377*4882a593Smuzhiyun 	int len, i, j;
378*4882a593Smuzhiyun 	int isu_size;
379*4882a593Smuzhiyun 	const unsigned int *iranges, *opprop = NULL;
380*4882a593Smuzhiyun 	int oplen = 0;
381*4882a593Smuzhiyun 	unsigned long opaddr;
382*4882a593Smuzhiyun 	int na = 1;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	np = of_find_node_by_type(NULL, "open-pic");
385*4882a593Smuzhiyun 	if (np == NULL)
386*4882a593Smuzhiyun 		return;
387*4882a593Smuzhiyun 	root = of_find_node_by_path("/");
388*4882a593Smuzhiyun 	if (root) {
389*4882a593Smuzhiyun 		opprop = of_get_property(root, "platform-open-pic", &oplen);
390*4882a593Smuzhiyun 		na = of_n_addr_cells(root);
391*4882a593Smuzhiyun 	}
392*4882a593Smuzhiyun 	if (opprop && oplen >= na * sizeof(unsigned int)) {
393*4882a593Smuzhiyun 		opaddr = opprop[na-1];	/* assume 32-bit */
394*4882a593Smuzhiyun 		oplen /= na * sizeof(unsigned int);
395*4882a593Smuzhiyun 	} else {
396*4882a593Smuzhiyun 		struct resource r;
397*4882a593Smuzhiyun 		if (of_address_to_resource(np, 0, &r)) {
398*4882a593Smuzhiyun 			goto bail;
399*4882a593Smuzhiyun 		}
400*4882a593Smuzhiyun 		opaddr = r.start;
401*4882a593Smuzhiyun 		oplen = 0;
402*4882a593Smuzhiyun 	}
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	printk(KERN_INFO "OpenPIC at %lx\n", opaddr);
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	iranges = of_get_property(np, "interrupt-ranges", &len);
407*4882a593Smuzhiyun 	if (iranges == NULL)
408*4882a593Smuzhiyun 		len = 0;	/* non-distributed mpic */
409*4882a593Smuzhiyun 	else
410*4882a593Smuzhiyun 		len /= 2 * sizeof(unsigned int);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	/*
413*4882a593Smuzhiyun 	 * The first pair of cells in interrupt-ranges refers to the
414*4882a593Smuzhiyun 	 * IDU; subsequent pairs refer to the ISUs.
415*4882a593Smuzhiyun 	 */
416*4882a593Smuzhiyun 	if (oplen < len) {
417*4882a593Smuzhiyun 		printk(KERN_ERR "Insufficient addresses for distributed"
418*4882a593Smuzhiyun 		       " OpenPIC (%d < %d)\n", oplen, len);
419*4882a593Smuzhiyun 		len = oplen;
420*4882a593Smuzhiyun 	}
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	isu_size = 0;
423*4882a593Smuzhiyun 	if (len > 0 && iranges[1] != 0) {
424*4882a593Smuzhiyun 		printk(KERN_INFO "OpenPIC irqs %d..%d in IDU\n",
425*4882a593Smuzhiyun 		       iranges[0], iranges[0] + iranges[1] - 1);
426*4882a593Smuzhiyun 	}
427*4882a593Smuzhiyun 	if (len > 1)
428*4882a593Smuzhiyun 		isu_size = iranges[3];
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	chrp_mpic = mpic_alloc(np, opaddr, MPIC_NO_RESET,
431*4882a593Smuzhiyun 			isu_size, 0, " MPIC    ");
432*4882a593Smuzhiyun 	if (chrp_mpic == NULL) {
433*4882a593Smuzhiyun 		printk(KERN_ERR "Failed to allocate MPIC structure\n");
434*4882a593Smuzhiyun 		goto bail;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun 	j = na - 1;
437*4882a593Smuzhiyun 	for (i = 1; i < len; ++i) {
438*4882a593Smuzhiyun 		iranges += 2;
439*4882a593Smuzhiyun 		j += na;
440*4882a593Smuzhiyun 		printk(KERN_INFO "OpenPIC irqs %d..%d in ISU at %x\n",
441*4882a593Smuzhiyun 		       iranges[0], iranges[0] + iranges[1] - 1,
442*4882a593Smuzhiyun 		       opprop[j]);
443*4882a593Smuzhiyun 		mpic_assign_isu(chrp_mpic, i - 1, opprop[j]);
444*4882a593Smuzhiyun 	}
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 	mpic_init(chrp_mpic);
447*4882a593Smuzhiyun 	ppc_md.get_irq = mpic_get_irq;
448*4882a593Smuzhiyun  bail:
449*4882a593Smuzhiyun 	of_node_put(root);
450*4882a593Smuzhiyun 	of_node_put(np);
451*4882a593Smuzhiyun }
452*4882a593Smuzhiyun 
chrp_find_8259(void)453*4882a593Smuzhiyun static void __init chrp_find_8259(void)
454*4882a593Smuzhiyun {
455*4882a593Smuzhiyun 	struct device_node *np, *pic = NULL;
456*4882a593Smuzhiyun 	unsigned long chrp_int_ack = 0;
457*4882a593Smuzhiyun 	unsigned int cascade_irq;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* Look for cascade */
460*4882a593Smuzhiyun 	for_each_node_by_type(np, "interrupt-controller")
461*4882a593Smuzhiyun 		if (of_device_is_compatible(np, "chrp,iic")) {
462*4882a593Smuzhiyun 			pic = np;
463*4882a593Smuzhiyun 			break;
464*4882a593Smuzhiyun 		}
465*4882a593Smuzhiyun 	/* Ok, 8259 wasn't found. We need to handle the case where
466*4882a593Smuzhiyun 	 * we have a pegasos that claims to be chrp but doesn't have
467*4882a593Smuzhiyun 	 * a proper interrupt tree
468*4882a593Smuzhiyun 	 */
469*4882a593Smuzhiyun 	if (pic == NULL && chrp_mpic != NULL) {
470*4882a593Smuzhiyun 		printk(KERN_ERR "i8259: Not found in device-tree"
471*4882a593Smuzhiyun 		       " assuming no legacy interrupts\n");
472*4882a593Smuzhiyun 		return;
473*4882a593Smuzhiyun 	}
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	/* Look for intack. In a perfect world, we would look for it on
476*4882a593Smuzhiyun 	 * the ISA bus that holds the 8259 but heh... Works that way. If
477*4882a593Smuzhiyun 	 * we ever see a problem, we can try to re-use the pSeries code here.
478*4882a593Smuzhiyun 	 * Also, Pegasos-type platforms don't have a proper node to start
479*4882a593Smuzhiyun 	 * from anyway
480*4882a593Smuzhiyun 	 */
481*4882a593Smuzhiyun 	for_each_node_by_name(np, "pci") {
482*4882a593Smuzhiyun 		const unsigned int *addrp = of_get_property(np,
483*4882a593Smuzhiyun 				"8259-interrupt-acknowledge", NULL);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		if (addrp == NULL)
486*4882a593Smuzhiyun 			continue;
487*4882a593Smuzhiyun 		chrp_int_ack = addrp[of_n_addr_cells(np)-1];
488*4882a593Smuzhiyun 		break;
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 	of_node_put(np);
491*4882a593Smuzhiyun 	if (np == NULL)
492*4882a593Smuzhiyun 		printk(KERN_WARNING "Cannot find PCI interrupt acknowledge"
493*4882a593Smuzhiyun 		       " address, polling\n");
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun 	i8259_init(pic, chrp_int_ack);
496*4882a593Smuzhiyun 	if (ppc_md.get_irq == NULL) {
497*4882a593Smuzhiyun 		ppc_md.get_irq = i8259_irq;
498*4882a593Smuzhiyun 		irq_set_default_host(i8259_get_host());
499*4882a593Smuzhiyun 	}
500*4882a593Smuzhiyun 	if (chrp_mpic != NULL) {
501*4882a593Smuzhiyun 		cascade_irq = irq_of_parse_and_map(pic, 0);
502*4882a593Smuzhiyun 		if (!cascade_irq)
503*4882a593Smuzhiyun 			printk(KERN_ERR "i8259: failed to map cascade irq\n");
504*4882a593Smuzhiyun 		else
505*4882a593Smuzhiyun 			irq_set_chained_handler(cascade_irq,
506*4882a593Smuzhiyun 						chrp_8259_cascade);
507*4882a593Smuzhiyun 	}
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
chrp_init_IRQ(void)510*4882a593Smuzhiyun static void __init chrp_init_IRQ(void)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
513*4882a593Smuzhiyun 	struct device_node *kbd;
514*4882a593Smuzhiyun #endif
515*4882a593Smuzhiyun 	chrp_find_openpic();
516*4882a593Smuzhiyun 	chrp_find_8259();
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun #ifdef CONFIG_SMP
519*4882a593Smuzhiyun 	/* Pegasos has no MPIC, those ops would make it crash. It might be an
520*4882a593Smuzhiyun 	 * option to move setting them to after we probe the PIC though
521*4882a593Smuzhiyun 	 */
522*4882a593Smuzhiyun 	if (chrp_mpic != NULL)
523*4882a593Smuzhiyun 		smp_ops = &chrp_smp_ops;
524*4882a593Smuzhiyun #endif /* CONFIG_SMP */
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	if (_chrp_type == _CHRP_Pegasos)
527*4882a593Smuzhiyun 		ppc_md.get_irq        = i8259_irq;
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
530*4882a593Smuzhiyun 	/* see if there is a keyboard in the device tree
531*4882a593Smuzhiyun 	   with a parent of type "adb" */
532*4882a593Smuzhiyun 	for_each_node_by_name(kbd, "keyboard")
533*4882a593Smuzhiyun 		if (of_node_is_type(kbd->parent, "adb"))
534*4882a593Smuzhiyun 			break;
535*4882a593Smuzhiyun 	of_node_put(kbd);
536*4882a593Smuzhiyun 	if (kbd) {
537*4882a593Smuzhiyun 		if (request_irq(HYDRA_INT_ADB_NMI, xmon_irq, 0, "XMON break",
538*4882a593Smuzhiyun 				NULL))
539*4882a593Smuzhiyun 			pr_err("Failed to register XMON break interrupt\n");
540*4882a593Smuzhiyun 	}
541*4882a593Smuzhiyun #endif
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun 
544*4882a593Smuzhiyun static void __init
chrp_init2(void)545*4882a593Smuzhiyun chrp_init2(void)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun #if IS_ENABLED(CONFIG_NVRAM)
548*4882a593Smuzhiyun 	chrp_nvram_init();
549*4882a593Smuzhiyun #endif
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	request_region(0x20,0x20,"pic1");
552*4882a593Smuzhiyun 	request_region(0xa0,0x20,"pic2");
553*4882a593Smuzhiyun 	request_region(0x00,0x20,"dma1");
554*4882a593Smuzhiyun 	request_region(0x40,0x20,"timer");
555*4882a593Smuzhiyun 	request_region(0x80,0x10,"dma page reg");
556*4882a593Smuzhiyun 	request_region(0xc0,0x20,"dma2");
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	if (ppc_md.progress)
559*4882a593Smuzhiyun 		ppc_md.progress("  Have fun!    ", 0x7777);
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
chrp_probe(void)562*4882a593Smuzhiyun static int __init chrp_probe(void)
563*4882a593Smuzhiyun {
564*4882a593Smuzhiyun 	const char *dtype = of_get_flat_dt_prop(of_get_flat_dt_root(),
565*4882a593Smuzhiyun 						"device_type", NULL);
566*4882a593Smuzhiyun  	if (dtype == NULL)
567*4882a593Smuzhiyun  		return 0;
568*4882a593Smuzhiyun  	if (strcmp(dtype, "chrp"))
569*4882a593Smuzhiyun 		return 0;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	DMA_MODE_READ = 0x44;
572*4882a593Smuzhiyun 	DMA_MODE_WRITE = 0x48;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	pm_power_off = rtas_power_off;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	chrp_init();
577*4882a593Smuzhiyun 
578*4882a593Smuzhiyun 	return 1;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun 
define_machine(chrp)581*4882a593Smuzhiyun define_machine(chrp) {
582*4882a593Smuzhiyun 	.name			= "CHRP",
583*4882a593Smuzhiyun 	.probe			= chrp_probe,
584*4882a593Smuzhiyun 	.setup_arch		= chrp_setup_arch,
585*4882a593Smuzhiyun 	.init			= chrp_init2,
586*4882a593Smuzhiyun 	.show_cpuinfo		= chrp_show_cpuinfo,
587*4882a593Smuzhiyun 	.init_IRQ		= chrp_init_IRQ,
588*4882a593Smuzhiyun 	.restart		= rtas_restart,
589*4882a593Smuzhiyun 	.halt			= rtas_halt,
590*4882a593Smuzhiyun 	.time_init		= chrp_time_init,
591*4882a593Smuzhiyun 	.set_rtc_time		= chrp_set_rtc_time,
592*4882a593Smuzhiyun 	.get_rtc_time		= chrp_get_rtc_time,
593*4882a593Smuzhiyun 	.calibrate_decr		= generic_calibrate_decr,
594*4882a593Smuzhiyun 	.phys_mem_access_prot	= pci_phys_mem_access_prot,
595*4882a593Smuzhiyun };
596