xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/chrp/pegasos_eth.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  Copyright (C) 2005 Sven Luther <sl@bplan-gmbh.de>
4*4882a593Smuzhiyun  *  Thanks to :
5*4882a593Smuzhiyun  *	Dale Farnsworth <dale@farnsworth.org>
6*4882a593Smuzhiyun  *	Mark A. Greer <mgreer@mvista.com>
7*4882a593Smuzhiyun  *	Nicolas DET <nd@bplan-gmbh.de>
8*4882a593Smuzhiyun  *	Benjamin Herrenschmidt <benh@kernel.crashing.org>
9*4882a593Smuzhiyun  *  And anyone else who helped me on this.
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/types.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/ioport.h>
15*4882a593Smuzhiyun #include <linux/device.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/mv643xx.h>
18*4882a593Smuzhiyun #include <linux/pci.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define PEGASOS2_MARVELL_REGBASE 		(0xf1000000)
21*4882a593Smuzhiyun #define PEGASOS2_MARVELL_REGSIZE 		(0x00004000)
22*4882a593Smuzhiyun #define PEGASOS2_SRAM_BASE 			(0xf2000000)
23*4882a593Smuzhiyun #define PEGASOS2_SRAM_SIZE			(256*1024)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define PEGASOS2_SRAM_BASE_ETH_PORT0			(PEGASOS2_SRAM_BASE)
26*4882a593Smuzhiyun #define PEGASOS2_SRAM_BASE_ETH_PORT1			(PEGASOS2_SRAM_BASE_ETH_PORT0 + (PEGASOS2_SRAM_SIZE / 2) )
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define PEGASOS2_SRAM_RXRING_SIZE		(PEGASOS2_SRAM_SIZE/4)
30*4882a593Smuzhiyun #define PEGASOS2_SRAM_TXRING_SIZE		(PEGASOS2_SRAM_SIZE/4)
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #undef BE_VERBOSE
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun static struct resource mv643xx_eth_shared_resources[] = {
35*4882a593Smuzhiyun 	[0] = {
36*4882a593Smuzhiyun 		.name	= "ethernet shared base",
37*4882a593Smuzhiyun 		.start	= 0xf1000000 + MV643XX_ETH_SHARED_REGS,
38*4882a593Smuzhiyun 		.end	= 0xf1000000 + MV643XX_ETH_SHARED_REGS +
39*4882a593Smuzhiyun 					MV643XX_ETH_SHARED_REGS_SIZE - 1,
40*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
41*4882a593Smuzhiyun 	},
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static struct platform_device mv643xx_eth_shared_device = {
45*4882a593Smuzhiyun 	.name		= MV643XX_ETH_SHARED_NAME,
46*4882a593Smuzhiyun 	.id		= 0,
47*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(mv643xx_eth_shared_resources),
48*4882a593Smuzhiyun 	.resource	= mv643xx_eth_shared_resources,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun  * The orion mdio driver only covers shared + 0x4 up to shared + 0x84 - 1
53*4882a593Smuzhiyun  */
54*4882a593Smuzhiyun static struct resource mv643xx_eth_mvmdio_resources[] = {
55*4882a593Smuzhiyun 	[0] = {
56*4882a593Smuzhiyun 		.name	= "ethernet mdio base",
57*4882a593Smuzhiyun 		.start	= 0xf1000000 + MV643XX_ETH_SHARED_REGS + 0x4,
58*4882a593Smuzhiyun 		.end	= 0xf1000000 + MV643XX_ETH_SHARED_REGS + 0x83,
59*4882a593Smuzhiyun 		.flags	= IORESOURCE_MEM,
60*4882a593Smuzhiyun 	},
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static struct platform_device mv643xx_eth_mvmdio_device = {
64*4882a593Smuzhiyun 	.name		= "orion-mdio",
65*4882a593Smuzhiyun 	.id		= -1,
66*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(mv643xx_eth_mvmdio_resources),
67*4882a593Smuzhiyun 	.resource	= mv643xx_eth_mvmdio_resources,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static struct resource mv643xx_eth_port1_resources[] = {
71*4882a593Smuzhiyun 	[0] = {
72*4882a593Smuzhiyun 		.name	= "eth port1 irq",
73*4882a593Smuzhiyun 		.start	= 9,
74*4882a593Smuzhiyun 		.end	= 9,
75*4882a593Smuzhiyun 		.flags	= IORESOURCE_IRQ,
76*4882a593Smuzhiyun 	},
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct mv643xx_eth_platform_data eth_port1_pd = {
80*4882a593Smuzhiyun 	.shared		= &mv643xx_eth_shared_device,
81*4882a593Smuzhiyun 	.port_number	= 1,
82*4882a593Smuzhiyun 	.phy_addr	= MV643XX_ETH_PHY_ADDR(7),
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	.tx_sram_addr = PEGASOS2_SRAM_BASE_ETH_PORT1,
85*4882a593Smuzhiyun 	.tx_sram_size = PEGASOS2_SRAM_TXRING_SIZE,
86*4882a593Smuzhiyun 	.tx_queue_size = PEGASOS2_SRAM_TXRING_SIZE/16,
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	.rx_sram_addr = PEGASOS2_SRAM_BASE_ETH_PORT1 + PEGASOS2_SRAM_TXRING_SIZE,
89*4882a593Smuzhiyun 	.rx_sram_size = PEGASOS2_SRAM_RXRING_SIZE,
90*4882a593Smuzhiyun 	.rx_queue_size = PEGASOS2_SRAM_RXRING_SIZE/16,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static struct platform_device eth_port1_device = {
94*4882a593Smuzhiyun 	.name		= MV643XX_ETH_NAME,
95*4882a593Smuzhiyun 	.id		= 1,
96*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(mv643xx_eth_port1_resources),
97*4882a593Smuzhiyun 	.resource	= mv643xx_eth_port1_resources,
98*4882a593Smuzhiyun 	.dev = {
99*4882a593Smuzhiyun 		.platform_data = &eth_port1_pd,
100*4882a593Smuzhiyun 	},
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct platform_device *mv643xx_eth_pd_devs[] __initdata = {
104*4882a593Smuzhiyun 	&mv643xx_eth_shared_device,
105*4882a593Smuzhiyun 	&mv643xx_eth_mvmdio_device,
106*4882a593Smuzhiyun 	&eth_port1_device,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun /***********/
110*4882a593Smuzhiyun /***********/
111*4882a593Smuzhiyun #define MV_READ(offset,val) 	{ val = readl(mv643xx_reg_base + offset); }
112*4882a593Smuzhiyun #define MV_WRITE(offset,data) writel(data, mv643xx_reg_base + offset)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun static void __iomem *mv643xx_reg_base;
115*4882a593Smuzhiyun 
Enable_SRAM(void)116*4882a593Smuzhiyun static int Enable_SRAM(void)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	u32 ALong;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	if (mv643xx_reg_base == NULL)
121*4882a593Smuzhiyun 		mv643xx_reg_base = ioremap(PEGASOS2_MARVELL_REGBASE,
122*4882a593Smuzhiyun 					PEGASOS2_MARVELL_REGSIZE);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (mv643xx_reg_base == NULL)
125*4882a593Smuzhiyun 		return -ENOMEM;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #ifdef BE_VERBOSE
128*4882a593Smuzhiyun 	printk("Pegasos II/Marvell MV64361: register remapped from %p to %p\n",
129*4882a593Smuzhiyun 		(void *)PEGASOS2_MARVELL_REGBASE, (void *)mv643xx_reg_base);
130*4882a593Smuzhiyun #endif
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	MV_WRITE(MV64340_SRAM_CONFIG, 0);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	MV_WRITE(MV64340_INTEGRATED_SRAM_BASE_ADDR, PEGASOS2_SRAM_BASE >> 16);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	MV_READ(MV64340_BASE_ADDR_ENABLE, ALong);
137*4882a593Smuzhiyun 	ALong &= ~(1 << 19);
138*4882a593Smuzhiyun 	MV_WRITE(MV64340_BASE_ADDR_ENABLE, ALong);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	ALong = 0x02;
141*4882a593Smuzhiyun 	ALong |= PEGASOS2_SRAM_BASE & 0xffff0000;
142*4882a593Smuzhiyun 	MV_WRITE(MV643XX_ETH_BAR_4, ALong);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	MV_WRITE(MV643XX_ETH_SIZE_REG_4, (PEGASOS2_SRAM_SIZE-1) & 0xffff0000);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	MV_READ(MV643XX_ETH_BASE_ADDR_ENABLE_REG, ALong);
147*4882a593Smuzhiyun 	ALong &= ~(1 << 4);
148*4882a593Smuzhiyun 	MV_WRITE(MV643XX_ETH_BASE_ADDR_ENABLE_REG, ALong);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #ifdef BE_VERBOSE
151*4882a593Smuzhiyun 	printk("Pegasos II/Marvell MV64361: register unmapped\n");
152*4882a593Smuzhiyun 	printk("Pegasos II/Marvell MV64361: SRAM at %p, size=%x\n", (void*) PEGASOS2_SRAM_BASE, PEGASOS2_SRAM_SIZE);
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	iounmap(mv643xx_reg_base);
156*4882a593Smuzhiyun 	mv643xx_reg_base = NULL;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return 1;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /***********/
163*4882a593Smuzhiyun /***********/
mv643xx_eth_add_pds(void)164*4882a593Smuzhiyun static int __init mv643xx_eth_add_pds(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	int ret = 0;
167*4882a593Smuzhiyun 	static struct pci_device_id pci_marvell_mv64360[] = {
168*4882a593Smuzhiyun 		{ PCI_DEVICE(PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_MV64360) },
169*4882a593Smuzhiyun 		{ }
170*4882a593Smuzhiyun 	};
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun #ifdef BE_VERBOSE
173*4882a593Smuzhiyun 	printk("Pegasos II/Marvell MV64361: init\n");
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (pci_dev_present(pci_marvell_mv64360)) {
177*4882a593Smuzhiyun 		ret = platform_add_devices(mv643xx_eth_pd_devs,
178*4882a593Smuzhiyun 				ARRAY_SIZE(mv643xx_eth_pd_devs));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		if ( Enable_SRAM() < 0)
181*4882a593Smuzhiyun 		{
182*4882a593Smuzhiyun 			eth_port1_pd.tx_sram_addr = 0;
183*4882a593Smuzhiyun 			eth_port1_pd.tx_sram_size = 0;
184*4882a593Smuzhiyun 			eth_port1_pd.rx_sram_addr = 0;
185*4882a593Smuzhiyun 			eth_port1_pd.rx_sram_size = 0;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun #ifdef BE_VERBOSE
188*4882a593Smuzhiyun 			printk("Pegasos II/Marvell MV64361: Can't enable the "
189*4882a593Smuzhiyun 				"SRAM\n");
190*4882a593Smuzhiyun #endif
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun #ifdef BE_VERBOSE
195*4882a593Smuzhiyun 	printk("Pegasos II/Marvell MV64361: init is over\n");
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	return ret;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun device_initcall(mv643xx_eth_add_pds);
202