1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * External Interrupt Controller on Spider South Bridge
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Author: Arnd Bergmann <arndb@de.ibm.com>
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/irq.h>
12*4882a593Smuzhiyun #include <linux/ioport.h>
13*4882a593Smuzhiyun #include <linux/pgtable.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <asm/prom.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include "interrupt.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun /* register layout taken from Spider spec, table 7.4-4 */
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun TIR_DEN = 0x004, /* Detection Enable Register */
23*4882a593Smuzhiyun TIR_MSK = 0x084, /* Mask Level Register */
24*4882a593Smuzhiyun TIR_EDC = 0x0c0, /* Edge Detection Clear Register */
25*4882a593Smuzhiyun TIR_PNDA = 0x100, /* Pending Register A */
26*4882a593Smuzhiyun TIR_PNDB = 0x104, /* Pending Register B */
27*4882a593Smuzhiyun TIR_CS = 0x144, /* Current Status Register */
28*4882a593Smuzhiyun TIR_LCSA = 0x150, /* Level Current Status Register A */
29*4882a593Smuzhiyun TIR_LCSB = 0x154, /* Level Current Status Register B */
30*4882a593Smuzhiyun TIR_LCSC = 0x158, /* Level Current Status Register C */
31*4882a593Smuzhiyun TIR_LCSD = 0x15c, /* Level Current Status Register D */
32*4882a593Smuzhiyun TIR_CFGA = 0x200, /* Setting Register A0 */
33*4882a593Smuzhiyun TIR_CFGB = 0x204, /* Setting Register B0 */
34*4882a593Smuzhiyun /* 0x208 ... 0x3ff Setting Register An/Bn */
35*4882a593Smuzhiyun TIR_PPNDA = 0x400, /* Packet Pending Register A */
36*4882a593Smuzhiyun TIR_PPNDB = 0x404, /* Packet Pending Register B */
37*4882a593Smuzhiyun TIR_PIERA = 0x408, /* Packet Output Error Register A */
38*4882a593Smuzhiyun TIR_PIERB = 0x40c, /* Packet Output Error Register B */
39*4882a593Smuzhiyun TIR_PIEN = 0x444, /* Packet Output Enable Register */
40*4882a593Smuzhiyun TIR_PIPND = 0x454, /* Packet Output Pending Register */
41*4882a593Smuzhiyun TIRDID = 0x484, /* Spider Device ID Register */
42*4882a593Smuzhiyun REISTIM = 0x500, /* Reissue Command Timeout Time Setting */
43*4882a593Smuzhiyun REISTIMEN = 0x504, /* Reissue Command Timeout Setting */
44*4882a593Smuzhiyun REISWAITEN = 0x508, /* Reissue Wait Control*/
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define SPIDER_CHIP_COUNT 4
48*4882a593Smuzhiyun #define SPIDER_SRC_COUNT 64
49*4882a593Smuzhiyun #define SPIDER_IRQ_INVALID 63
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun struct spider_pic {
52*4882a593Smuzhiyun struct irq_domain *host;
53*4882a593Smuzhiyun void __iomem *regs;
54*4882a593Smuzhiyun unsigned int node_id;
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun static struct spider_pic spider_pics[SPIDER_CHIP_COUNT];
57*4882a593Smuzhiyun
spider_irq_data_to_pic(struct irq_data * d)58*4882a593Smuzhiyun static struct spider_pic *spider_irq_data_to_pic(struct irq_data *d)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun return irq_data_get_irq_chip_data(d);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
spider_get_irq_config(struct spider_pic * pic,unsigned int src)63*4882a593Smuzhiyun static void __iomem *spider_get_irq_config(struct spider_pic *pic,
64*4882a593Smuzhiyun unsigned int src)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun return pic->regs + TIR_CFGA + 8 * src;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
spider_unmask_irq(struct irq_data * d)69*4882a593Smuzhiyun static void spider_unmask_irq(struct irq_data *d)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun struct spider_pic *pic = spider_irq_data_to_pic(d);
72*4882a593Smuzhiyun void __iomem *cfg = spider_get_irq_config(pic, irqd_to_hwirq(d));
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun out_be32(cfg, in_be32(cfg) | 0x30000000u);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
spider_mask_irq(struct irq_data * d)77*4882a593Smuzhiyun static void spider_mask_irq(struct irq_data *d)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct spider_pic *pic = spider_irq_data_to_pic(d);
80*4882a593Smuzhiyun void __iomem *cfg = spider_get_irq_config(pic, irqd_to_hwirq(d));
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun out_be32(cfg, in_be32(cfg) & ~0x30000000u);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
spider_ack_irq(struct irq_data * d)85*4882a593Smuzhiyun static void spider_ack_irq(struct irq_data *d)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun struct spider_pic *pic = spider_irq_data_to_pic(d);
88*4882a593Smuzhiyun unsigned int src = irqd_to_hwirq(d);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Reset edge detection logic if necessary
91*4882a593Smuzhiyun */
92*4882a593Smuzhiyun if (irqd_is_level_type(d))
93*4882a593Smuzhiyun return;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Only interrupts 47 to 50 can be set to edge */
96*4882a593Smuzhiyun if (src < 47 || src > 50)
97*4882a593Smuzhiyun return;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* Perform the clear of the edge logic */
100*4882a593Smuzhiyun out_be32(pic->regs + TIR_EDC, 0x100 | (src & 0xf));
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
spider_set_irq_type(struct irq_data * d,unsigned int type)103*4882a593Smuzhiyun static int spider_set_irq_type(struct irq_data *d, unsigned int type)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun unsigned int sense = type & IRQ_TYPE_SENSE_MASK;
106*4882a593Smuzhiyun struct spider_pic *pic = spider_irq_data_to_pic(d);
107*4882a593Smuzhiyun unsigned int hw = irqd_to_hwirq(d);
108*4882a593Smuzhiyun void __iomem *cfg = spider_get_irq_config(pic, hw);
109*4882a593Smuzhiyun u32 old_mask;
110*4882a593Smuzhiyun u32 ic;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Note that only level high is supported for most interrupts */
113*4882a593Smuzhiyun if (sense != IRQ_TYPE_NONE && sense != IRQ_TYPE_LEVEL_HIGH &&
114*4882a593Smuzhiyun (hw < 47 || hw > 50))
115*4882a593Smuzhiyun return -EINVAL;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* Decode sense type */
118*4882a593Smuzhiyun switch(sense) {
119*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
120*4882a593Smuzhiyun ic = 0x3;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
123*4882a593Smuzhiyun ic = 0x2;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
126*4882a593Smuzhiyun ic = 0x0;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
129*4882a593Smuzhiyun case IRQ_TYPE_NONE:
130*4882a593Smuzhiyun ic = 0x1;
131*4882a593Smuzhiyun break;
132*4882a593Smuzhiyun default:
133*4882a593Smuzhiyun return -EINVAL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Configure the source. One gross hack that was there before and
137*4882a593Smuzhiyun * that I've kept around is the priority to the BE which I set to
138*4882a593Smuzhiyun * be the same as the interrupt source number. I don't know whether
139*4882a593Smuzhiyun * that's supposed to make any kind of sense however, we'll have to
140*4882a593Smuzhiyun * decide that, but for now, I'm not changing the behaviour.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun old_mask = in_be32(cfg) & 0x30000000u;
143*4882a593Smuzhiyun out_be32(cfg, old_mask | (ic << 24) | (0x7 << 16) |
144*4882a593Smuzhiyun (pic->node_id << 4) | 0xe);
145*4882a593Smuzhiyun out_be32(cfg + 4, (0x2 << 16) | (hw & 0xff));
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static struct irq_chip spider_pic = {
151*4882a593Smuzhiyun .name = "SPIDER",
152*4882a593Smuzhiyun .irq_unmask = spider_unmask_irq,
153*4882a593Smuzhiyun .irq_mask = spider_mask_irq,
154*4882a593Smuzhiyun .irq_ack = spider_ack_irq,
155*4882a593Smuzhiyun .irq_set_type = spider_set_irq_type,
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
spider_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)158*4882a593Smuzhiyun static int spider_host_map(struct irq_domain *h, unsigned int virq,
159*4882a593Smuzhiyun irq_hw_number_t hw)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun irq_set_chip_data(virq, h->host_data);
162*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &spider_pic, handle_level_irq);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /* Set default irq type */
165*4882a593Smuzhiyun irq_set_irq_type(virq, IRQ_TYPE_NONE);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
spider_host_xlate(struct irq_domain * h,struct device_node * ct,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_flags)170*4882a593Smuzhiyun static int spider_host_xlate(struct irq_domain *h, struct device_node *ct,
171*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
172*4882a593Smuzhiyun irq_hw_number_t *out_hwirq, unsigned int *out_flags)
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun /* Spider interrupts have 2 cells, first is the interrupt source,
176*4882a593Smuzhiyun * second, well, I don't know for sure yet ... We mask the top bits
177*4882a593Smuzhiyun * because old device-trees encode a node number in there
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun *out_hwirq = intspec[0] & 0x3f;
180*4882a593Smuzhiyun *out_flags = IRQ_TYPE_LEVEL_HIGH;
181*4882a593Smuzhiyun return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static const struct irq_domain_ops spider_host_ops = {
185*4882a593Smuzhiyun .map = spider_host_map,
186*4882a593Smuzhiyun .xlate = spider_host_xlate,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
spider_irq_cascade(struct irq_desc * desc)189*4882a593Smuzhiyun static void spider_irq_cascade(struct irq_desc *desc)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
192*4882a593Smuzhiyun struct spider_pic *pic = irq_desc_get_handler_data(desc);
193*4882a593Smuzhiyun unsigned int cs, virq;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun cs = in_be32(pic->regs + TIR_CS) >> 24;
196*4882a593Smuzhiyun if (cs == SPIDER_IRQ_INVALID)
197*4882a593Smuzhiyun virq = 0;
198*4882a593Smuzhiyun else
199*4882a593Smuzhiyun virq = irq_linear_revmap(pic->host, cs);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (virq)
202*4882a593Smuzhiyun generic_handle_irq(virq);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun chip->irq_eoi(&desc->irq_data);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun /* For hooking up the cascade we have a problem. Our device-tree is
208*4882a593Smuzhiyun * crap and we don't know on which BE iic interrupt we are hooked on at
209*4882a593Smuzhiyun * least not the "standard" way. We can reconstitute it based on two
210*4882a593Smuzhiyun * informations though: which BE node we are connected to and whether
211*4882a593Smuzhiyun * we are connected to IOIF0 or IOIF1. Right now, we really only care
212*4882a593Smuzhiyun * about the IBM cell blade and we know that its firmware gives us an
213*4882a593Smuzhiyun * interrupt-map property which is pretty strange.
214*4882a593Smuzhiyun */
spider_find_cascade_and_node(struct spider_pic * pic)215*4882a593Smuzhiyun static unsigned int __init spider_find_cascade_and_node(struct spider_pic *pic)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun unsigned int virq;
218*4882a593Smuzhiyun const u32 *imap, *tmp;
219*4882a593Smuzhiyun int imaplen, intsize, unit;
220*4882a593Smuzhiyun struct device_node *iic;
221*4882a593Smuzhiyun struct device_node *of_node;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun of_node = irq_domain_get_of_node(pic->host);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun /* First, we check whether we have a real "interrupts" in the device
226*4882a593Smuzhiyun * tree in case the device-tree is ever fixed
227*4882a593Smuzhiyun */
228*4882a593Smuzhiyun virq = irq_of_parse_and_map(of_node, 0);
229*4882a593Smuzhiyun if (virq)
230*4882a593Smuzhiyun return virq;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Now do the horrible hacks */
233*4882a593Smuzhiyun tmp = of_get_property(of_node, "#interrupt-cells", NULL);
234*4882a593Smuzhiyun if (tmp == NULL)
235*4882a593Smuzhiyun return 0;
236*4882a593Smuzhiyun intsize = *tmp;
237*4882a593Smuzhiyun imap = of_get_property(of_node, "interrupt-map", &imaplen);
238*4882a593Smuzhiyun if (imap == NULL || imaplen < (intsize + 1))
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun iic = of_find_node_by_phandle(imap[intsize]);
241*4882a593Smuzhiyun if (iic == NULL)
242*4882a593Smuzhiyun return 0;
243*4882a593Smuzhiyun imap += intsize + 1;
244*4882a593Smuzhiyun tmp = of_get_property(iic, "#interrupt-cells", NULL);
245*4882a593Smuzhiyun if (tmp == NULL) {
246*4882a593Smuzhiyun of_node_put(iic);
247*4882a593Smuzhiyun return 0;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun intsize = *tmp;
250*4882a593Smuzhiyun /* Assume unit is last entry of interrupt specifier */
251*4882a593Smuzhiyun unit = imap[intsize - 1];
252*4882a593Smuzhiyun /* Ok, we have a unit, now let's try to get the node */
253*4882a593Smuzhiyun tmp = of_get_property(iic, "ibm,interrupt-server-ranges", NULL);
254*4882a593Smuzhiyun if (tmp == NULL) {
255*4882a593Smuzhiyun of_node_put(iic);
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun /* ugly as hell but works for now */
259*4882a593Smuzhiyun pic->node_id = (*tmp) >> 1;
260*4882a593Smuzhiyun of_node_put(iic);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Ok, now let's get cracking. You may ask me why I just didn't match
263*4882a593Smuzhiyun * the iic host from the iic OF node, but that way I'm still compatible
264*4882a593Smuzhiyun * with really really old old firmwares for which we don't have a node
265*4882a593Smuzhiyun */
266*4882a593Smuzhiyun /* Manufacture an IIC interrupt number of class 2 */
267*4882a593Smuzhiyun virq = irq_create_mapping(NULL,
268*4882a593Smuzhiyun (pic->node_id << IIC_IRQ_NODE_SHIFT) |
269*4882a593Smuzhiyun (2 << IIC_IRQ_CLASS_SHIFT) |
270*4882a593Smuzhiyun unit);
271*4882a593Smuzhiyun if (!virq)
272*4882a593Smuzhiyun printk(KERN_ERR "spider_pic: failed to map cascade !");
273*4882a593Smuzhiyun return virq;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun
spider_init_one(struct device_node * of_node,int chip,unsigned long addr)277*4882a593Smuzhiyun static void __init spider_init_one(struct device_node *of_node, int chip,
278*4882a593Smuzhiyun unsigned long addr)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct spider_pic *pic = &spider_pics[chip];
281*4882a593Smuzhiyun int i, virq;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Map registers */
284*4882a593Smuzhiyun pic->regs = ioremap(addr, 0x1000);
285*4882a593Smuzhiyun if (pic->regs == NULL)
286*4882a593Smuzhiyun panic("spider_pic: can't map registers !");
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Allocate a host */
289*4882a593Smuzhiyun pic->host = irq_domain_add_linear(of_node, SPIDER_SRC_COUNT,
290*4882a593Smuzhiyun &spider_host_ops, pic);
291*4882a593Smuzhiyun if (pic->host == NULL)
292*4882a593Smuzhiyun panic("spider_pic: can't allocate irq host !");
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Go through all sources and disable them */
295*4882a593Smuzhiyun for (i = 0; i < SPIDER_SRC_COUNT; i++) {
296*4882a593Smuzhiyun void __iomem *cfg = pic->regs + TIR_CFGA + 8 * i;
297*4882a593Smuzhiyun out_be32(cfg, in_be32(cfg) & ~0x30000000u);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* do not mask any interrupts because of level */
301*4882a593Smuzhiyun out_be32(pic->regs + TIR_MSK, 0x0);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* enable interrupt packets to be output */
304*4882a593Smuzhiyun out_be32(pic->regs + TIR_PIEN, in_be32(pic->regs + TIR_PIEN) | 0x1);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* Hook up the cascade interrupt to the iic and nodeid */
307*4882a593Smuzhiyun virq = spider_find_cascade_and_node(pic);
308*4882a593Smuzhiyun if (!virq)
309*4882a593Smuzhiyun return;
310*4882a593Smuzhiyun irq_set_handler_data(virq, pic);
311*4882a593Smuzhiyun irq_set_chained_handler(virq, spider_irq_cascade);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun printk(KERN_INFO "spider_pic: node %d, addr: 0x%lx %pOF\n",
314*4882a593Smuzhiyun pic->node_id, addr, of_node);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Enable the interrupt detection enable bit. Do this last! */
317*4882a593Smuzhiyun out_be32(pic->regs + TIR_DEN, in_be32(pic->regs + TIR_DEN) | 0x1);
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
spider_init_IRQ(void)320*4882a593Smuzhiyun void __init spider_init_IRQ(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun struct resource r;
323*4882a593Smuzhiyun struct device_node *dn;
324*4882a593Smuzhiyun int chip = 0;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun /* XXX node numbers are totally bogus. We _hope_ we get the device
327*4882a593Smuzhiyun * nodes in the right order here but that's definitely not guaranteed,
328*4882a593Smuzhiyun * we need to get the node from the device tree instead.
329*4882a593Smuzhiyun * There is currently no proper property for it (but our whole
330*4882a593Smuzhiyun * device-tree is bogus anyway) so all we can do is pray or maybe test
331*4882a593Smuzhiyun * the address and deduce the node-id
332*4882a593Smuzhiyun */
333*4882a593Smuzhiyun for_each_node_by_name(dn, "interrupt-controller") {
334*4882a593Smuzhiyun if (of_device_is_compatible(dn, "CBEA,platform-spider-pic")) {
335*4882a593Smuzhiyun if (of_address_to_resource(dn, 0, &r)) {
336*4882a593Smuzhiyun printk(KERN_WARNING "spider-pic: Failed\n");
337*4882a593Smuzhiyun continue;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun } else if (of_device_is_compatible(dn, "sti,platform-spider-pic")
340*4882a593Smuzhiyun && (chip < 2)) {
341*4882a593Smuzhiyun static long hard_coded_pics[] =
342*4882a593Smuzhiyun { 0x24000008000ul, 0x34000008000ul};
343*4882a593Smuzhiyun r.start = hard_coded_pics[chip];
344*4882a593Smuzhiyun } else
345*4882a593Smuzhiyun continue;
346*4882a593Smuzhiyun spider_init_one(dn, chip++, r.start);
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun }
349