1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/powerpc/platforms/cell/cell_setup.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 1995 Linus Torvalds
6*4882a593Smuzhiyun * Adapted from 'alpha' version by Gary Thomas
7*4882a593Smuzhiyun * Modified by Cort Dougan (cort@cs.nmt.edu)
8*4882a593Smuzhiyun * Modified by PPC64 Team, IBM Corp
9*4882a593Smuzhiyun * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun #undef DEBUG
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/sched.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/mm.h>
16*4882a593Smuzhiyun #include <linux/stddef.h>
17*4882a593Smuzhiyun #include <linux/export.h>
18*4882a593Smuzhiyun #include <linux/unistd.h>
19*4882a593Smuzhiyun #include <linux/user.h>
20*4882a593Smuzhiyun #include <linux/reboot.h>
21*4882a593Smuzhiyun #include <linux/init.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun #include <linux/irq.h>
24*4882a593Smuzhiyun #include <linux/seq_file.h>
25*4882a593Smuzhiyun #include <linux/root_dev.h>
26*4882a593Smuzhiyun #include <linux/console.h>
27*4882a593Smuzhiyun #include <linux/mutex.h>
28*4882a593Smuzhiyun #include <linux/memory_hotplug.h>
29*4882a593Smuzhiyun #include <linux/of_platform.h>
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include <asm/mmu.h>
32*4882a593Smuzhiyun #include <asm/processor.h>
33*4882a593Smuzhiyun #include <asm/io.h>
34*4882a593Smuzhiyun #include <asm/prom.h>
35*4882a593Smuzhiyun #include <asm/rtas.h>
36*4882a593Smuzhiyun #include <asm/pci-bridge.h>
37*4882a593Smuzhiyun #include <asm/iommu.h>
38*4882a593Smuzhiyun #include <asm/dma.h>
39*4882a593Smuzhiyun #include <asm/machdep.h>
40*4882a593Smuzhiyun #include <asm/time.h>
41*4882a593Smuzhiyun #include <asm/nvram.h>
42*4882a593Smuzhiyun #include <asm/cputable.h>
43*4882a593Smuzhiyun #include <asm/ppc-pci.h>
44*4882a593Smuzhiyun #include <asm/irq.h>
45*4882a593Smuzhiyun #include <asm/spu.h>
46*4882a593Smuzhiyun #include <asm/spu_priv1.h>
47*4882a593Smuzhiyun #include <asm/udbg.h>
48*4882a593Smuzhiyun #include <asm/mpic.h>
49*4882a593Smuzhiyun #include <asm/cell-regs.h>
50*4882a593Smuzhiyun #include <asm/io-workarounds.h>
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #include "cell.h"
53*4882a593Smuzhiyun #include "interrupt.h"
54*4882a593Smuzhiyun #include "pervasive.h"
55*4882a593Smuzhiyun #include "ras.h"
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #ifdef DEBUG
58*4882a593Smuzhiyun #define DBG(fmt...) udbg_printf(fmt)
59*4882a593Smuzhiyun #else
60*4882a593Smuzhiyun #define DBG(fmt...)
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
cell_show_cpuinfo(struct seq_file * m)63*4882a593Smuzhiyun static void cell_show_cpuinfo(struct seq_file *m)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct device_node *root;
66*4882a593Smuzhiyun const char *model = "";
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun root = of_find_node_by_path("/");
69*4882a593Smuzhiyun if (root)
70*4882a593Smuzhiyun model = of_get_property(root, "model", NULL);
71*4882a593Smuzhiyun seq_printf(m, "machine\t\t: CHRP %s\n", model);
72*4882a593Smuzhiyun of_node_put(root);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
cell_progress(char * s,unsigned short hex)75*4882a593Smuzhiyun static void cell_progress(char *s, unsigned short hex)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun printk("*** %04x : %s\n", hex, s ? s : "");
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
cell_fixup_pcie_rootcomplex(struct pci_dev * dev)80*4882a593Smuzhiyun static void cell_fixup_pcie_rootcomplex(struct pci_dev *dev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun struct pci_controller *hose;
83*4882a593Smuzhiyun const char *s;
84*4882a593Smuzhiyun int i;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun if (!machine_is(cell))
87*4882a593Smuzhiyun return;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* We're searching for a direct child of the PHB */
90*4882a593Smuzhiyun if (dev->bus->self != NULL || dev->devfn != 0)
91*4882a593Smuzhiyun return;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun hose = pci_bus_to_host(dev->bus);
94*4882a593Smuzhiyun if (hose == NULL)
95*4882a593Smuzhiyun return;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Only on PCIE */
98*4882a593Smuzhiyun if (!of_device_is_compatible(hose->dn, "pciex"))
99*4882a593Smuzhiyun return;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* And only on axon */
102*4882a593Smuzhiyun s = of_get_property(hose->dn, "model", NULL);
103*4882a593Smuzhiyun if (!s || strcmp(s, "Axon") != 0)
104*4882a593Smuzhiyun return;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
107*4882a593Smuzhiyun dev->resource[i].start = dev->resource[i].end = 0;
108*4882a593Smuzhiyun dev->resource[i].flags = 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n",
112*4882a593Smuzhiyun pci_name(dev));
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex);
115*4882a593Smuzhiyun
cell_setup_phb(struct pci_controller * phb)116*4882a593Smuzhiyun static int cell_setup_phb(struct pci_controller *phb)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun const char *model;
119*4882a593Smuzhiyun struct device_node *np;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun int rc = rtas_setup_phb(phb);
122*4882a593Smuzhiyun if (rc)
123*4882a593Smuzhiyun return rc;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun phb->controller_ops = cell_pci_controller_ops;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun np = phb->dn;
128*4882a593Smuzhiyun model = of_get_property(np, "model", NULL);
129*4882a593Smuzhiyun if (model == NULL || !of_node_name_eq(np, "pci"))
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* Setup workarounds for spider */
133*4882a593Smuzhiyun if (strcmp(model, "Spider"))
134*4882a593Smuzhiyun return 0;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun iowa_register_bus(phb, &spiderpci_ops, &spiderpci_iowa_init,
137*4882a593Smuzhiyun (void *)SPIDER_PCI_REG_BASE);
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static const struct of_device_id cell_bus_ids[] __initconst = {
142*4882a593Smuzhiyun { .type = "soc", },
143*4882a593Smuzhiyun { .compatible = "soc", },
144*4882a593Smuzhiyun { .type = "spider", },
145*4882a593Smuzhiyun { .type = "axon", },
146*4882a593Smuzhiyun { .type = "plb5", },
147*4882a593Smuzhiyun { .type = "plb4", },
148*4882a593Smuzhiyun { .type = "opb", },
149*4882a593Smuzhiyun { .type = "ebc", },
150*4882a593Smuzhiyun {},
151*4882a593Smuzhiyun };
152*4882a593Smuzhiyun
cell_publish_devices(void)153*4882a593Smuzhiyun static int __init cell_publish_devices(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct device_node *root = of_find_node_by_path("/");
156*4882a593Smuzhiyun struct device_node *np;
157*4882a593Smuzhiyun int node;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Publish OF platform devices for southbridge IOs */
160*4882a593Smuzhiyun of_platform_bus_probe(NULL, cell_bus_ids, NULL);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* On spider based blades, we need to manually create the OF
163*4882a593Smuzhiyun * platform devices for the PCI host bridges
164*4882a593Smuzhiyun */
165*4882a593Smuzhiyun for_each_child_of_node(root, np) {
166*4882a593Smuzhiyun if (!of_node_is_type(np, "pci") && !of_node_is_type(np, "pciex"))
167*4882a593Smuzhiyun continue;
168*4882a593Smuzhiyun of_platform_device_create(np, NULL, NULL);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* There is no device for the MIC memory controller, thus we create
172*4882a593Smuzhiyun * a platform device for it to attach the EDAC driver to.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun for_each_online_node(node) {
175*4882a593Smuzhiyun if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL)
176*4882a593Smuzhiyun continue;
177*4882a593Smuzhiyun platform_device_register_simple("cbe-mic", node, NULL, 0);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun machine_subsys_initcall(cell, cell_publish_devices);
183*4882a593Smuzhiyun
mpic_init_IRQ(void)184*4882a593Smuzhiyun static void __init mpic_init_IRQ(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct device_node *dn;
187*4882a593Smuzhiyun struct mpic *mpic;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun for_each_node_by_name(dn, "interrupt-controller") {
190*4882a593Smuzhiyun if (!of_device_is_compatible(dn, "CBEA,platform-open-pic"))
191*4882a593Smuzhiyun continue;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* The MPIC driver will get everything it needs from the
194*4882a593Smuzhiyun * device-tree, just pass 0 to all arguments
195*4882a593Smuzhiyun */
196*4882a593Smuzhiyun mpic = mpic_alloc(dn, 0, MPIC_SECONDARY | MPIC_NO_RESET,
197*4882a593Smuzhiyun 0, 0, " MPIC ");
198*4882a593Smuzhiyun if (mpic == NULL)
199*4882a593Smuzhiyun continue;
200*4882a593Smuzhiyun mpic_init(mpic);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun
cell_init_irq(void)205*4882a593Smuzhiyun static void __init cell_init_irq(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun iic_init_IRQ();
208*4882a593Smuzhiyun spider_init_IRQ();
209*4882a593Smuzhiyun mpic_init_IRQ();
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
cell_set_dabrx(void)212*4882a593Smuzhiyun static void __init cell_set_dabrx(void)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER);
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
cell_setup_arch(void)217*4882a593Smuzhiyun static void __init cell_setup_arch(void)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun #ifdef CONFIG_SPU_BASE
220*4882a593Smuzhiyun spu_priv1_ops = &spu_priv1_mmio_ops;
221*4882a593Smuzhiyun spu_management_ops = &spu_management_of_ops;
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun cbe_regs_init();
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun cell_set_dabrx();
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun #ifdef CONFIG_CBE_RAS
229*4882a593Smuzhiyun cbe_ras_init();
230*4882a593Smuzhiyun #endif
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #ifdef CONFIG_SMP
233*4882a593Smuzhiyun smp_init_cell();
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun /* init to some ~sane value until calibrate_delay() runs */
236*4882a593Smuzhiyun loops_per_jiffy = 50000000;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Find and initialize PCI host bridges */
239*4882a593Smuzhiyun init_pci_config_tokens();
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun cbe_pervasive_init();
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun mmio_nvram_init();
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
cell_probe(void)246*4882a593Smuzhiyun static int __init cell_probe(void)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun if (!of_machine_is_compatible("IBM,CBEA") &&
249*4882a593Smuzhiyun !of_machine_is_compatible("IBM,CPBW-1.0"))
250*4882a593Smuzhiyun return 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun pm_power_off = rtas_power_off;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return 1;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
define_machine(cell)257*4882a593Smuzhiyun define_machine(cell) {
258*4882a593Smuzhiyun .name = "Cell",
259*4882a593Smuzhiyun .probe = cell_probe,
260*4882a593Smuzhiyun .setup_arch = cell_setup_arch,
261*4882a593Smuzhiyun .show_cpuinfo = cell_show_cpuinfo,
262*4882a593Smuzhiyun .restart = rtas_restart,
263*4882a593Smuzhiyun .halt = rtas_halt,
264*4882a593Smuzhiyun .get_boot_time = rtas_get_boot_time,
265*4882a593Smuzhiyun .get_rtc_time = rtas_get_rtc_time,
266*4882a593Smuzhiyun .set_rtc_time = rtas_set_rtc_time,
267*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
268*4882a593Smuzhiyun .progress = cell_progress,
269*4882a593Smuzhiyun .init_IRQ = cell_init_irq,
270*4882a593Smuzhiyun .pci_setup_phb = cell_setup_phb,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun struct pci_controller_ops cell_pci_controller_ops;
274