1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright 2007, Michael Ellerman, IBM Corporation.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <linux/interrupt.h>
8*4882a593Smuzhiyun #include <linux/irq.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/msi.h>
12*4882a593Smuzhiyun #include <linux/export.h>
13*4882a593Smuzhiyun #include <linux/of_platform.h>
14*4882a593Smuzhiyun #include <linux/slab.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/debugfs.h>
17*4882a593Smuzhiyun #include <asm/dcr.h>
18*4882a593Smuzhiyun #include <asm/machdep.h>
19*4882a593Smuzhiyun #include <asm/prom.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include "cell.h"
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun * MSIC registers, specified as offsets from dcr_base
25*4882a593Smuzhiyun */
26*4882a593Smuzhiyun #define MSIC_CTRL_REG 0x0
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /* Base Address registers specify FIFO location in BE memory */
29*4882a593Smuzhiyun #define MSIC_BASE_ADDR_HI_REG 0x3
30*4882a593Smuzhiyun #define MSIC_BASE_ADDR_LO_REG 0x4
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Hold the read/write offsets into the FIFO */
33*4882a593Smuzhiyun #define MSIC_READ_OFFSET_REG 0x5
34*4882a593Smuzhiyun #define MSIC_WRITE_OFFSET_REG 0x6
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* MSIC control register flags */
38*4882a593Smuzhiyun #define MSIC_CTRL_ENABLE 0x0001
39*4882a593Smuzhiyun #define MSIC_CTRL_FIFO_FULL_ENABLE 0x0002
40*4882a593Smuzhiyun #define MSIC_CTRL_IRQ_ENABLE 0x0008
41*4882a593Smuzhiyun #define MSIC_CTRL_FULL_STOP_ENABLE 0x0010
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /*
44*4882a593Smuzhiyun * The MSIC can be configured to use a FIFO of 32KB, 64KB, 128KB or 256KB.
45*4882a593Smuzhiyun * Currently we're using a 64KB FIFO size.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun #define MSIC_FIFO_SIZE_SHIFT 16
48*4882a593Smuzhiyun #define MSIC_FIFO_SIZE_BYTES (1 << MSIC_FIFO_SIZE_SHIFT)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /*
51*4882a593Smuzhiyun * To configure the FIFO size as (1 << n) bytes, we write (n - 15) into bits
52*4882a593Smuzhiyun * 8-9 of the MSIC control reg.
53*4882a593Smuzhiyun */
54*4882a593Smuzhiyun #define MSIC_CTRL_FIFO_SIZE (((MSIC_FIFO_SIZE_SHIFT - 15) << 8) & 0x300)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * We need to mask the read/write offsets to make sure they stay within
58*4882a593Smuzhiyun * the bounds of the FIFO. Also they should always be 16-byte aligned.
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun #define MSIC_FIFO_SIZE_MASK ((MSIC_FIFO_SIZE_BYTES - 1) & ~0xFu)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Each entry in the FIFO is 16 bytes, the first 4 bytes hold the irq # */
63*4882a593Smuzhiyun #define MSIC_FIFO_ENTRY_SIZE 0x10
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun struct axon_msic {
67*4882a593Smuzhiyun struct irq_domain *irq_domain;
68*4882a593Smuzhiyun __le32 *fifo_virt;
69*4882a593Smuzhiyun dma_addr_t fifo_phys;
70*4882a593Smuzhiyun dcr_host_t dcr_host;
71*4882a593Smuzhiyun u32 read_offset;
72*4882a593Smuzhiyun #ifdef DEBUG
73*4882a593Smuzhiyun u32 __iomem *trigger;
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #ifdef DEBUG
78*4882a593Smuzhiyun void axon_msi_debug_setup(struct device_node *dn, struct axon_msic *msic);
79*4882a593Smuzhiyun #else
axon_msi_debug_setup(struct device_node * dn,struct axon_msic * msic)80*4882a593Smuzhiyun static inline void axon_msi_debug_setup(struct device_node *dn,
81*4882a593Smuzhiyun struct axon_msic *msic) { }
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun
msic_dcr_write(struct axon_msic * msic,unsigned int dcr_n,u32 val)85*4882a593Smuzhiyun static void msic_dcr_write(struct axon_msic *msic, unsigned int dcr_n, u32 val)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun pr_devel("axon_msi: dcr_write(0x%x, 0x%x)\n", val, dcr_n);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun dcr_write(msic->dcr_host, dcr_n, val);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
axon_msi_cascade(struct irq_desc * desc)92*4882a593Smuzhiyun static void axon_msi_cascade(struct irq_desc *desc)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
95*4882a593Smuzhiyun struct axon_msic *msic = irq_desc_get_handler_data(desc);
96*4882a593Smuzhiyun u32 write_offset, msi;
97*4882a593Smuzhiyun int idx;
98*4882a593Smuzhiyun int retry = 0;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun write_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG);
101*4882a593Smuzhiyun pr_devel("axon_msi: original write_offset 0x%x\n", write_offset);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* write_offset doesn't wrap properly, so we have to mask it */
104*4882a593Smuzhiyun write_offset &= MSIC_FIFO_SIZE_MASK;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun while (msic->read_offset != write_offset && retry < 100) {
107*4882a593Smuzhiyun idx = msic->read_offset / sizeof(__le32);
108*4882a593Smuzhiyun msi = le32_to_cpu(msic->fifo_virt[idx]);
109*4882a593Smuzhiyun msi &= 0xFFFF;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun pr_devel("axon_msi: woff %x roff %x msi %x\n",
112*4882a593Smuzhiyun write_offset, msic->read_offset, msi);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun if (msi < nr_irqs && irq_get_chip_data(msi) == msic) {
115*4882a593Smuzhiyun generic_handle_irq(msi);
116*4882a593Smuzhiyun msic->fifo_virt[idx] = cpu_to_le32(0xffffffff);
117*4882a593Smuzhiyun } else {
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * Reading the MSIC_WRITE_OFFSET_REG does not
120*4882a593Smuzhiyun * reliably flush the outstanding DMA to the
121*4882a593Smuzhiyun * FIFO buffer. Here we were reading stale
122*4882a593Smuzhiyun * data, so we need to retry.
123*4882a593Smuzhiyun */
124*4882a593Smuzhiyun udelay(1);
125*4882a593Smuzhiyun retry++;
126*4882a593Smuzhiyun pr_devel("axon_msi: invalid irq 0x%x!\n", msi);
127*4882a593Smuzhiyun continue;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (retry) {
131*4882a593Smuzhiyun pr_devel("axon_msi: late irq 0x%x, retry %d\n",
132*4882a593Smuzhiyun msi, retry);
133*4882a593Smuzhiyun retry = 0;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun msic->read_offset += MSIC_FIFO_ENTRY_SIZE;
137*4882a593Smuzhiyun msic->read_offset &= MSIC_FIFO_SIZE_MASK;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun if (retry) {
141*4882a593Smuzhiyun printk(KERN_WARNING "axon_msi: irq timed out\n");
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun msic->read_offset += MSIC_FIFO_ENTRY_SIZE;
144*4882a593Smuzhiyun msic->read_offset &= MSIC_FIFO_SIZE_MASK;
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun chip->irq_eoi(&desc->irq_data);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
find_msi_translator(struct pci_dev * dev)150*4882a593Smuzhiyun static struct axon_msic *find_msi_translator(struct pci_dev *dev)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun struct irq_domain *irq_domain;
153*4882a593Smuzhiyun struct device_node *dn, *tmp;
154*4882a593Smuzhiyun const phandle *ph;
155*4882a593Smuzhiyun struct axon_msic *msic = NULL;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun dn = of_node_get(pci_device_to_OF_node(dev));
158*4882a593Smuzhiyun if (!dn) {
159*4882a593Smuzhiyun dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n");
160*4882a593Smuzhiyun return NULL;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun for (; dn; dn = of_get_next_parent(dn)) {
164*4882a593Smuzhiyun ph = of_get_property(dn, "msi-translator", NULL);
165*4882a593Smuzhiyun if (ph)
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!ph) {
170*4882a593Smuzhiyun dev_dbg(&dev->dev,
171*4882a593Smuzhiyun "axon_msi: no msi-translator property found\n");
172*4882a593Smuzhiyun goto out_error;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun tmp = dn;
176*4882a593Smuzhiyun dn = of_find_node_by_phandle(*ph);
177*4882a593Smuzhiyun of_node_put(tmp);
178*4882a593Smuzhiyun if (!dn) {
179*4882a593Smuzhiyun dev_dbg(&dev->dev,
180*4882a593Smuzhiyun "axon_msi: msi-translator doesn't point to a node\n");
181*4882a593Smuzhiyun goto out_error;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun irq_domain = irq_find_host(dn);
185*4882a593Smuzhiyun if (!irq_domain) {
186*4882a593Smuzhiyun dev_dbg(&dev->dev, "axon_msi: no irq_domain found for node %pOF\n",
187*4882a593Smuzhiyun dn);
188*4882a593Smuzhiyun goto out_error;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun msic = irq_domain->host_data;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun out_error:
194*4882a593Smuzhiyun of_node_put(dn);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return msic;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
setup_msi_msg_address(struct pci_dev * dev,struct msi_msg * msg)199*4882a593Smuzhiyun static int setup_msi_msg_address(struct pci_dev *dev, struct msi_msg *msg)
200*4882a593Smuzhiyun {
201*4882a593Smuzhiyun struct device_node *dn;
202*4882a593Smuzhiyun struct msi_desc *entry;
203*4882a593Smuzhiyun int len;
204*4882a593Smuzhiyun const u32 *prop;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun dn = of_node_get(pci_device_to_OF_node(dev));
207*4882a593Smuzhiyun if (!dn) {
208*4882a593Smuzhiyun dev_dbg(&dev->dev, "axon_msi: no pci_dn found\n");
209*4882a593Smuzhiyun return -ENODEV;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun entry = first_pci_msi_entry(dev);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun for (; dn; dn = of_get_next_parent(dn)) {
215*4882a593Smuzhiyun if (entry->msi_attrib.is_64) {
216*4882a593Smuzhiyun prop = of_get_property(dn, "msi-address-64", &len);
217*4882a593Smuzhiyun if (prop)
218*4882a593Smuzhiyun break;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun prop = of_get_property(dn, "msi-address-32", &len);
222*4882a593Smuzhiyun if (prop)
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (!prop) {
227*4882a593Smuzhiyun dev_dbg(&dev->dev,
228*4882a593Smuzhiyun "axon_msi: no msi-address-(32|64) properties found\n");
229*4882a593Smuzhiyun of_node_put(dn);
230*4882a593Smuzhiyun return -ENOENT;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun switch (len) {
234*4882a593Smuzhiyun case 8:
235*4882a593Smuzhiyun msg->address_hi = prop[0];
236*4882a593Smuzhiyun msg->address_lo = prop[1];
237*4882a593Smuzhiyun break;
238*4882a593Smuzhiyun case 4:
239*4882a593Smuzhiyun msg->address_hi = 0;
240*4882a593Smuzhiyun msg->address_lo = prop[0];
241*4882a593Smuzhiyun break;
242*4882a593Smuzhiyun default:
243*4882a593Smuzhiyun dev_dbg(&dev->dev,
244*4882a593Smuzhiyun "axon_msi: malformed msi-address-(32|64) property\n");
245*4882a593Smuzhiyun of_node_put(dn);
246*4882a593Smuzhiyun return -EINVAL;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun of_node_put(dn);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
axon_msi_setup_msi_irqs(struct pci_dev * dev,int nvec,int type)254*4882a593Smuzhiyun static int axon_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun unsigned int virq, rc;
257*4882a593Smuzhiyun struct msi_desc *entry;
258*4882a593Smuzhiyun struct msi_msg msg;
259*4882a593Smuzhiyun struct axon_msic *msic;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun msic = find_msi_translator(dev);
262*4882a593Smuzhiyun if (!msic)
263*4882a593Smuzhiyun return -ENODEV;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun rc = setup_msi_msg_address(dev, &msg);
266*4882a593Smuzhiyun if (rc)
267*4882a593Smuzhiyun return rc;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for_each_pci_msi_entry(entry, dev) {
270*4882a593Smuzhiyun virq = irq_create_direct_mapping(msic->irq_domain);
271*4882a593Smuzhiyun if (!virq) {
272*4882a593Smuzhiyun dev_warn(&dev->dev,
273*4882a593Smuzhiyun "axon_msi: virq allocation failed!\n");
274*4882a593Smuzhiyun return -1;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun dev_dbg(&dev->dev, "axon_msi: allocated virq 0x%x\n", virq);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun irq_set_msi_desc(virq, entry);
279*4882a593Smuzhiyun msg.data = virq;
280*4882a593Smuzhiyun pci_write_msi_msg(virq, &msg);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun return 0;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
axon_msi_teardown_msi_irqs(struct pci_dev * dev)286*4882a593Smuzhiyun static void axon_msi_teardown_msi_irqs(struct pci_dev *dev)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct msi_desc *entry;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun dev_dbg(&dev->dev, "axon_msi: tearing down msi irqs\n");
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun for_each_pci_msi_entry(entry, dev) {
293*4882a593Smuzhiyun if (!entry->irq)
294*4882a593Smuzhiyun continue;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun irq_set_msi_desc(entry->irq, NULL);
297*4882a593Smuzhiyun irq_dispose_mapping(entry->irq);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun static struct irq_chip msic_irq_chip = {
302*4882a593Smuzhiyun .irq_mask = pci_msi_mask_irq,
303*4882a593Smuzhiyun .irq_unmask = pci_msi_unmask_irq,
304*4882a593Smuzhiyun .irq_shutdown = pci_msi_mask_irq,
305*4882a593Smuzhiyun .name = "AXON-MSI",
306*4882a593Smuzhiyun };
307*4882a593Smuzhiyun
msic_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)308*4882a593Smuzhiyun static int msic_host_map(struct irq_domain *h, unsigned int virq,
309*4882a593Smuzhiyun irq_hw_number_t hw)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun irq_set_chip_data(virq, h->host_data);
312*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &msic_irq_chip, handle_simple_irq);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun static const struct irq_domain_ops msic_host_ops = {
318*4882a593Smuzhiyun .map = msic_host_map,
319*4882a593Smuzhiyun };
320*4882a593Smuzhiyun
axon_msi_shutdown(struct platform_device * device)321*4882a593Smuzhiyun static void axon_msi_shutdown(struct platform_device *device)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun struct axon_msic *msic = dev_get_drvdata(&device->dev);
324*4882a593Smuzhiyun u32 tmp;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun pr_devel("axon_msi: disabling %pOF\n",
327*4882a593Smuzhiyun irq_domain_get_of_node(msic->irq_domain));
328*4882a593Smuzhiyun tmp = dcr_read(msic->dcr_host, MSIC_CTRL_REG);
329*4882a593Smuzhiyun tmp &= ~MSIC_CTRL_ENABLE & ~MSIC_CTRL_IRQ_ENABLE;
330*4882a593Smuzhiyun msic_dcr_write(msic, MSIC_CTRL_REG, tmp);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
axon_msi_probe(struct platform_device * device)333*4882a593Smuzhiyun static int axon_msi_probe(struct platform_device *device)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun struct device_node *dn = device->dev.of_node;
336*4882a593Smuzhiyun struct axon_msic *msic;
337*4882a593Smuzhiyun unsigned int virq;
338*4882a593Smuzhiyun int dcr_base, dcr_len;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun pr_devel("axon_msi: setting up dn %pOF\n", dn);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun msic = kzalloc(sizeof(*msic), GFP_KERNEL);
343*4882a593Smuzhiyun if (!msic) {
344*4882a593Smuzhiyun printk(KERN_ERR "axon_msi: couldn't allocate msic for %pOF\n",
345*4882a593Smuzhiyun dn);
346*4882a593Smuzhiyun goto out;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun dcr_base = dcr_resource_start(dn, 0);
350*4882a593Smuzhiyun dcr_len = dcr_resource_len(dn, 0);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun if (dcr_base == 0 || dcr_len == 0) {
353*4882a593Smuzhiyun printk(KERN_ERR
354*4882a593Smuzhiyun "axon_msi: couldn't parse dcr properties on %pOF\n",
355*4882a593Smuzhiyun dn);
356*4882a593Smuzhiyun goto out_free_msic;
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun msic->dcr_host = dcr_map(dn, dcr_base, dcr_len);
360*4882a593Smuzhiyun if (!DCR_MAP_OK(msic->dcr_host)) {
361*4882a593Smuzhiyun printk(KERN_ERR "axon_msi: dcr_map failed for %pOF\n",
362*4882a593Smuzhiyun dn);
363*4882a593Smuzhiyun goto out_free_msic;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun msic->fifo_virt = dma_alloc_coherent(&device->dev, MSIC_FIFO_SIZE_BYTES,
367*4882a593Smuzhiyun &msic->fifo_phys, GFP_KERNEL);
368*4882a593Smuzhiyun if (!msic->fifo_virt) {
369*4882a593Smuzhiyun printk(KERN_ERR "axon_msi: couldn't allocate fifo for %pOF\n",
370*4882a593Smuzhiyun dn);
371*4882a593Smuzhiyun goto out_free_msic;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun virq = irq_of_parse_and_map(dn, 0);
375*4882a593Smuzhiyun if (!virq) {
376*4882a593Smuzhiyun printk(KERN_ERR "axon_msi: irq parse and map failed for %pOF\n",
377*4882a593Smuzhiyun dn);
378*4882a593Smuzhiyun goto out_free_fifo;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun memset(msic->fifo_virt, 0xff, MSIC_FIFO_SIZE_BYTES);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* We rely on being able to stash a virq in a u16, so limit irqs to < 65536 */
383*4882a593Smuzhiyun msic->irq_domain = irq_domain_add_nomap(dn, 65536, &msic_host_ops, msic);
384*4882a593Smuzhiyun if (!msic->irq_domain) {
385*4882a593Smuzhiyun printk(KERN_ERR "axon_msi: couldn't allocate irq_domain for %pOF\n",
386*4882a593Smuzhiyun dn);
387*4882a593Smuzhiyun goto out_free_fifo;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun irq_set_handler_data(virq, msic);
391*4882a593Smuzhiyun irq_set_chained_handler(virq, axon_msi_cascade);
392*4882a593Smuzhiyun pr_devel("axon_msi: irq 0x%x setup for axon_msi\n", virq);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Enable the MSIC hardware */
395*4882a593Smuzhiyun msic_dcr_write(msic, MSIC_BASE_ADDR_HI_REG, msic->fifo_phys >> 32);
396*4882a593Smuzhiyun msic_dcr_write(msic, MSIC_BASE_ADDR_LO_REG,
397*4882a593Smuzhiyun msic->fifo_phys & 0xFFFFFFFF);
398*4882a593Smuzhiyun msic_dcr_write(msic, MSIC_CTRL_REG,
399*4882a593Smuzhiyun MSIC_CTRL_IRQ_ENABLE | MSIC_CTRL_ENABLE |
400*4882a593Smuzhiyun MSIC_CTRL_FIFO_SIZE);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun msic->read_offset = dcr_read(msic->dcr_host, MSIC_WRITE_OFFSET_REG)
403*4882a593Smuzhiyun & MSIC_FIFO_SIZE_MASK;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun dev_set_drvdata(&device->dev, msic);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun cell_pci_controller_ops.setup_msi_irqs = axon_msi_setup_msi_irqs;
408*4882a593Smuzhiyun cell_pci_controller_ops.teardown_msi_irqs = axon_msi_teardown_msi_irqs;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun axon_msi_debug_setup(dn, msic);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun printk(KERN_DEBUG "axon_msi: setup MSIC on %pOF\n", dn);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun return 0;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun out_free_fifo:
417*4882a593Smuzhiyun dma_free_coherent(&device->dev, MSIC_FIFO_SIZE_BYTES, msic->fifo_virt,
418*4882a593Smuzhiyun msic->fifo_phys);
419*4882a593Smuzhiyun out_free_msic:
420*4882a593Smuzhiyun kfree(msic);
421*4882a593Smuzhiyun out:
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun return -1;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun static const struct of_device_id axon_msi_device_id[] = {
427*4882a593Smuzhiyun {
428*4882a593Smuzhiyun .compatible = "ibm,axon-msic"
429*4882a593Smuzhiyun },
430*4882a593Smuzhiyun {}
431*4882a593Smuzhiyun };
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun static struct platform_driver axon_msi_driver = {
434*4882a593Smuzhiyun .probe = axon_msi_probe,
435*4882a593Smuzhiyun .shutdown = axon_msi_shutdown,
436*4882a593Smuzhiyun .driver = {
437*4882a593Smuzhiyun .name = "axon-msi",
438*4882a593Smuzhiyun .of_match_table = axon_msi_device_id,
439*4882a593Smuzhiyun },
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
axon_msi_init(void)442*4882a593Smuzhiyun static int __init axon_msi_init(void)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun return platform_driver_register(&axon_msi_driver);
445*4882a593Smuzhiyun }
446*4882a593Smuzhiyun subsys_initcall(axon_msi_init);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun #ifdef DEBUG
msic_set(void * data,u64 val)450*4882a593Smuzhiyun static int msic_set(void *data, u64 val)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun struct axon_msic *msic = data;
453*4882a593Smuzhiyun out_le32(msic->trigger, val);
454*4882a593Smuzhiyun return 0;
455*4882a593Smuzhiyun }
456*4882a593Smuzhiyun
msic_get(void * data,u64 * val)457*4882a593Smuzhiyun static int msic_get(void *data, u64 *val)
458*4882a593Smuzhiyun {
459*4882a593Smuzhiyun *val = 0;
460*4882a593Smuzhiyun return 0;
461*4882a593Smuzhiyun }
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun DEFINE_SIMPLE_ATTRIBUTE(fops_msic, msic_get, msic_set, "%llu\n");
464*4882a593Smuzhiyun
axon_msi_debug_setup(struct device_node * dn,struct axon_msic * msic)465*4882a593Smuzhiyun void axon_msi_debug_setup(struct device_node *dn, struct axon_msic *msic)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun char name[8];
468*4882a593Smuzhiyun u64 addr;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun addr = of_translate_address(dn, of_get_property(dn, "reg", NULL));
471*4882a593Smuzhiyun if (addr == OF_BAD_ADDR) {
472*4882a593Smuzhiyun pr_devel("axon_msi: couldn't translate reg property\n");
473*4882a593Smuzhiyun return;
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun msic->trigger = ioremap(addr, 0x4);
477*4882a593Smuzhiyun if (!msic->trigger) {
478*4882a593Smuzhiyun pr_devel("axon_msi: ioremap failed\n");
479*4882a593Smuzhiyun return;
480*4882a593Smuzhiyun }
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun snprintf(name, sizeof(name), "msic_%d", of_node_to_nid(dn));
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun debugfs_create_file(name, 0600, powerpc_debugfs_root, msic, &fops_msic);
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun #endif /* DEBUG */
487