1*4882a593Smuzhiyun #include <linux/kernel.h>
2*4882a593Smuzhiyun #include <linux/stddef.h>
3*4882a593Smuzhiyun #include <linux/sched.h>
4*4882a593Smuzhiyun #include <linux/signal.h>
5*4882a593Smuzhiyun #include <linux/irq.h>
6*4882a593Smuzhiyun #include <linux/dma-mapping.h>
7*4882a593Smuzhiyun #include <asm/prom.h>
8*4882a593Smuzhiyun #include <asm/irq.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/8xx_immap.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "pic.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define PIC_VEC_SPURRIOUS 15
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun extern int cpm_get_irq(struct pt_regs *regs);
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static struct irq_domain *mpc8xx_pic_host;
20*4882a593Smuzhiyun static unsigned long mpc8xx_cached_irq_mask;
21*4882a593Smuzhiyun static sysconf8xx_t __iomem *siu_reg;
22*4882a593Smuzhiyun
mpc8xx_irqd_to_bit(struct irq_data * d)23*4882a593Smuzhiyun static inline unsigned long mpc8xx_irqd_to_bit(struct irq_data *d)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun return 0x80000000 >> irqd_to_hwirq(d);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun
mpc8xx_unmask_irq(struct irq_data * d)28*4882a593Smuzhiyun static void mpc8xx_unmask_irq(struct irq_data *d)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun mpc8xx_cached_irq_mask |= mpc8xx_irqd_to_bit(d);
31*4882a593Smuzhiyun out_be32(&siu_reg->sc_simask, mpc8xx_cached_irq_mask);
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun
mpc8xx_mask_irq(struct irq_data * d)34*4882a593Smuzhiyun static void mpc8xx_mask_irq(struct irq_data *d)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun mpc8xx_cached_irq_mask &= ~mpc8xx_irqd_to_bit(d);
37*4882a593Smuzhiyun out_be32(&siu_reg->sc_simask, mpc8xx_cached_irq_mask);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
mpc8xx_ack(struct irq_data * d)40*4882a593Smuzhiyun static void mpc8xx_ack(struct irq_data *d)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun out_be32(&siu_reg->sc_sipend, mpc8xx_irqd_to_bit(d));
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
mpc8xx_end_irq(struct irq_data * d)45*4882a593Smuzhiyun static void mpc8xx_end_irq(struct irq_data *d)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun mpc8xx_cached_irq_mask |= mpc8xx_irqd_to_bit(d);
48*4882a593Smuzhiyun out_be32(&siu_reg->sc_simask, mpc8xx_cached_irq_mask);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
mpc8xx_set_irq_type(struct irq_data * d,unsigned int flow_type)51*4882a593Smuzhiyun static int mpc8xx_set_irq_type(struct irq_data *d, unsigned int flow_type)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun /* only external IRQ senses are programmable */
54*4882a593Smuzhiyun if ((flow_type & IRQ_TYPE_EDGE_FALLING) && !(irqd_to_hwirq(d) & 1)) {
55*4882a593Smuzhiyun unsigned int siel = in_be32(&siu_reg->sc_siel);
56*4882a593Smuzhiyun siel |= mpc8xx_irqd_to_bit(d);
57*4882a593Smuzhiyun out_be32(&siu_reg->sc_siel, siel);
58*4882a593Smuzhiyun irq_set_handler_locked(d, handle_edge_irq);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun static struct irq_chip mpc8xx_pic = {
64*4882a593Smuzhiyun .name = "8XX SIU",
65*4882a593Smuzhiyun .irq_unmask = mpc8xx_unmask_irq,
66*4882a593Smuzhiyun .irq_mask = mpc8xx_mask_irq,
67*4882a593Smuzhiyun .irq_ack = mpc8xx_ack,
68*4882a593Smuzhiyun .irq_eoi = mpc8xx_end_irq,
69*4882a593Smuzhiyun .irq_set_type = mpc8xx_set_irq_type,
70*4882a593Smuzhiyun };
71*4882a593Smuzhiyun
mpc8xx_get_irq(void)72*4882a593Smuzhiyun unsigned int mpc8xx_get_irq(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun int irq;
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* For MPC8xx, read the SIVEC register and shift the bits down
77*4882a593Smuzhiyun * to get the irq number.
78*4882a593Smuzhiyun */
79*4882a593Smuzhiyun irq = in_be32(&siu_reg->sc_sivec) >> 26;
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun if (irq == PIC_VEC_SPURRIOUS)
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun return irq_linear_revmap(mpc8xx_pic_host, irq);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
mpc8xx_pic_host_map(struct irq_domain * h,unsigned int virq,irq_hw_number_t hw)88*4882a593Smuzhiyun static int mpc8xx_pic_host_map(struct irq_domain *h, unsigned int virq,
89*4882a593Smuzhiyun irq_hw_number_t hw)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun pr_debug("mpc8xx_pic_host_map(%d, 0x%lx)\n", virq, hw);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Set default irq handle */
94*4882a593Smuzhiyun irq_set_chip_and_handler(virq, &mpc8xx_pic, handle_level_irq);
95*4882a593Smuzhiyun return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun
mpc8xx_pic_host_xlate(struct irq_domain * h,struct device_node * ct,const u32 * intspec,unsigned int intsize,irq_hw_number_t * out_hwirq,unsigned int * out_flags)99*4882a593Smuzhiyun static int mpc8xx_pic_host_xlate(struct irq_domain *h, struct device_node *ct,
100*4882a593Smuzhiyun const u32 *intspec, unsigned int intsize,
101*4882a593Smuzhiyun irq_hw_number_t *out_hwirq, unsigned int *out_flags)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun static unsigned char map_pic_senses[4] = {
104*4882a593Smuzhiyun IRQ_TYPE_EDGE_RISING,
105*4882a593Smuzhiyun IRQ_TYPE_LEVEL_LOW,
106*4882a593Smuzhiyun IRQ_TYPE_LEVEL_HIGH,
107*4882a593Smuzhiyun IRQ_TYPE_EDGE_FALLING,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (intspec[0] > 0x1f)
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun *out_hwirq = intspec[0];
114*4882a593Smuzhiyun if (intsize > 1 && intspec[1] < 4)
115*4882a593Smuzhiyun *out_flags = map_pic_senses[intspec[1]];
116*4882a593Smuzhiyun else
117*4882a593Smuzhiyun *out_flags = IRQ_TYPE_NONE;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static const struct irq_domain_ops mpc8xx_pic_host_ops = {
124*4882a593Smuzhiyun .map = mpc8xx_pic_host_map,
125*4882a593Smuzhiyun .xlate = mpc8xx_pic_host_xlate,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
mpc8xx_pic_init(void)128*4882a593Smuzhiyun int __init mpc8xx_pic_init(void)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct resource res;
131*4882a593Smuzhiyun struct device_node *np;
132*4882a593Smuzhiyun int ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "fsl,pq1-pic");
135*4882a593Smuzhiyun if (np == NULL)
136*4882a593Smuzhiyun np = of_find_node_by_type(NULL, "mpc8xx-pic");
137*4882a593Smuzhiyun if (np == NULL) {
138*4882a593Smuzhiyun printk(KERN_ERR "Could not find fsl,pq1-pic node\n");
139*4882a593Smuzhiyun return -ENOMEM;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun ret = of_address_to_resource(np, 0, &res);
143*4882a593Smuzhiyun if (ret)
144*4882a593Smuzhiyun goto out;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun siu_reg = ioremap(res.start, resource_size(&res));
147*4882a593Smuzhiyun if (siu_reg == NULL) {
148*4882a593Smuzhiyun ret = -EINVAL;
149*4882a593Smuzhiyun goto out;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun mpc8xx_pic_host = irq_domain_add_linear(np, 64, &mpc8xx_pic_host_ops, NULL);
153*4882a593Smuzhiyun if (mpc8xx_pic_host == NULL) {
154*4882a593Smuzhiyun printk(KERN_ERR "MPC8xx PIC: failed to allocate irq host!\n");
155*4882a593Smuzhiyun ret = -ENOMEM;
156*4882a593Smuzhiyun goto out;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun ret = 0;
160*4882a593Smuzhiyun out:
161*4882a593Smuzhiyun of_node_put(np);
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun }
164