1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 1995 Linus Torvalds
4*4882a593Smuzhiyun * Adapted from 'alpha' version by Gary Thomas
5*4882a593Smuzhiyun * Modified by Cort Dougan (cort@cs.nmt.edu)
6*4882a593Smuzhiyun * Modified for MBX using prep/chrp/pmac functions by Dan (dmalek@jlc.net)
7*4882a593Smuzhiyun * Further modified for generic 8xx by Dan.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun * bootup setup stuff..
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/interrupt.h>
16*4882a593Smuzhiyun #include <linux/init.h>
17*4882a593Smuzhiyun #include <linux/time.h>
18*4882a593Smuzhiyun #include <linux/rtc.h>
19*4882a593Smuzhiyun #include <linux/fsl_devices.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <asm/8xx_immap.h>
23*4882a593Smuzhiyun #include <asm/prom.h>
24*4882a593Smuzhiyun #include <asm/fs_pd.h>
25*4882a593Smuzhiyun #include <mm/mmu_decl.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "pic.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "mpc8xx.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun extern int cpm_pic_init(void);
32*4882a593Smuzhiyun extern int cpm_get_irq(void);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* A place holder for time base interrupts, if they are ever enabled. */
timebase_interrupt(int irq,void * dev)35*4882a593Smuzhiyun static irqreturn_t timebase_interrupt(int irq, void *dev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun printk ("timebase_interrupt()\n");
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun return IRQ_HANDLED;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* per-board overridable init_internal_rtc() function. */
43*4882a593Smuzhiyun void __init __attribute__ ((weak))
init_internal_rtc(void)44*4882a593Smuzhiyun init_internal_rtc(void)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun sit8xx_t __iomem *sys_tmr = immr_map(im_sit);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* Disable the RTC one second and alarm interrupts. */
49*4882a593Smuzhiyun clrbits16(&sys_tmr->sit_rtcsc, (RTCSC_SIE | RTCSC_ALE));
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Enable the RTC */
52*4882a593Smuzhiyun setbits16(&sys_tmr->sit_rtcsc, (RTCSC_RTF | RTCSC_RTE));
53*4882a593Smuzhiyun immr_unmap(sys_tmr);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
get_freq(char * name,unsigned long * val)56*4882a593Smuzhiyun static int __init get_freq(char *name, unsigned long *val)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun struct device_node *cpu;
59*4882a593Smuzhiyun const unsigned int *fp;
60*4882a593Smuzhiyun int found = 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* The cpu node should have timebase and clock frequency properties */
63*4882a593Smuzhiyun cpu = of_get_cpu_node(0, NULL);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun if (cpu) {
66*4882a593Smuzhiyun fp = of_get_property(cpu, name, NULL);
67*4882a593Smuzhiyun if (fp) {
68*4882a593Smuzhiyun found = 1;
69*4882a593Smuzhiyun *val = *fp;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun of_node_put(cpu);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return found;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* The decrementer counts at the system (internal) clock frequency divided by
79*4882a593Smuzhiyun * sixteen, or external oscillator divided by four. We force the processor
80*4882a593Smuzhiyun * to use system clock divided by sixteen.
81*4882a593Smuzhiyun */
mpc8xx_calibrate_decr(void)82*4882a593Smuzhiyun void __init mpc8xx_calibrate_decr(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun struct device_node *cpu;
85*4882a593Smuzhiyun cark8xx_t __iomem *clk_r1;
86*4882a593Smuzhiyun car8xx_t __iomem *clk_r2;
87*4882a593Smuzhiyun sitk8xx_t __iomem *sys_tmr1;
88*4882a593Smuzhiyun sit8xx_t __iomem *sys_tmr2;
89*4882a593Smuzhiyun int irq, virq;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun clk_r1 = immr_map(im_clkrstk);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Unlock the SCCR. */
94*4882a593Smuzhiyun out_be32(&clk_r1->cark_sccrk, ~KAPWR_KEY);
95*4882a593Smuzhiyun out_be32(&clk_r1->cark_sccrk, KAPWR_KEY);
96*4882a593Smuzhiyun immr_unmap(clk_r1);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Force all 8xx processors to use divide by 16 processor clock. */
99*4882a593Smuzhiyun clk_r2 = immr_map(im_clkrst);
100*4882a593Smuzhiyun setbits32(&clk_r2->car_sccr, 0x02000000);
101*4882a593Smuzhiyun immr_unmap(clk_r2);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun /* Processor frequency is MHz.
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun ppc_proc_freq = 50000000;
106*4882a593Smuzhiyun if (!get_freq("clock-frequency", &ppc_proc_freq))
107*4882a593Smuzhiyun printk(KERN_ERR "WARNING: Estimating processor frequency "
108*4882a593Smuzhiyun "(not found)\n");
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ppc_tb_freq = ppc_proc_freq / 16;
111*4882a593Smuzhiyun printk("Decrementer Frequency = 0x%lx\n", ppc_tb_freq);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Perform some more timer/timebase initialization. This used
114*4882a593Smuzhiyun * to be done elsewhere, but other changes caused it to get
115*4882a593Smuzhiyun * called more than once....that is a bad thing.
116*4882a593Smuzhiyun *
117*4882a593Smuzhiyun * First, unlock all of the registers we are going to modify.
118*4882a593Smuzhiyun * To protect them from corruption during power down, registers
119*4882a593Smuzhiyun * that are maintained by keep alive power are "locked". To
120*4882a593Smuzhiyun * modify these registers we have to write the key value to
121*4882a593Smuzhiyun * the key location associated with the register.
122*4882a593Smuzhiyun * Some boards power up with these unlocked, while others
123*4882a593Smuzhiyun * are locked. Writing anything (including the unlock code?)
124*4882a593Smuzhiyun * to the unlocked registers will lock them again. So, here
125*4882a593Smuzhiyun * we guarantee the registers are locked, then we unlock them
126*4882a593Smuzhiyun * for our use.
127*4882a593Smuzhiyun */
128*4882a593Smuzhiyun sys_tmr1 = immr_map(im_sitk);
129*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_tbscrk, ~KAPWR_KEY);
130*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_rtcsck, ~KAPWR_KEY);
131*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_tbk, ~KAPWR_KEY);
132*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_tbscrk, KAPWR_KEY);
133*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_rtcsck, KAPWR_KEY);
134*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_tbk, KAPWR_KEY);
135*4882a593Smuzhiyun immr_unmap(sys_tmr1);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun init_internal_rtc();
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Enabling the decrementer also enables the timebase interrupts
140*4882a593Smuzhiyun * (or from the other point of view, to get decrementer interrupts
141*4882a593Smuzhiyun * we have to enable the timebase). The decrementer interrupt
142*4882a593Smuzhiyun * is wired into the vector table, nothing to do here for that.
143*4882a593Smuzhiyun */
144*4882a593Smuzhiyun cpu = of_get_cpu_node(0, NULL);
145*4882a593Smuzhiyun virq= irq_of_parse_and_map(cpu, 0);
146*4882a593Smuzhiyun of_node_put(cpu);
147*4882a593Smuzhiyun irq = virq_to_hw(virq);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun sys_tmr2 = immr_map(im_sit);
150*4882a593Smuzhiyun out_be16(&sys_tmr2->sit_tbscr, ((1 << (7 - (irq/2))) << 8) |
151*4882a593Smuzhiyun (TBSCR_TBF | TBSCR_TBE));
152*4882a593Smuzhiyun immr_unmap(sys_tmr2);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun if (request_irq(virq, timebase_interrupt, IRQF_NO_THREAD, "tbint",
155*4882a593Smuzhiyun NULL))
156*4882a593Smuzhiyun panic("Could not allocate timer IRQ!");
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* The RTC on the MPC8xx is an internal register.
160*4882a593Smuzhiyun * We want to protect this during power down, so we need to unlock,
161*4882a593Smuzhiyun * modify, and re-lock.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun
mpc8xx_set_rtc_time(struct rtc_time * tm)164*4882a593Smuzhiyun int mpc8xx_set_rtc_time(struct rtc_time *tm)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun sitk8xx_t __iomem *sys_tmr1;
167*4882a593Smuzhiyun sit8xx_t __iomem *sys_tmr2;
168*4882a593Smuzhiyun time64_t time;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun sys_tmr1 = immr_map(im_sitk);
171*4882a593Smuzhiyun sys_tmr2 = immr_map(im_sit);
172*4882a593Smuzhiyun time = rtc_tm_to_time64(tm);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_rtck, KAPWR_KEY);
175*4882a593Smuzhiyun out_be32(&sys_tmr2->sit_rtc, (u32)time);
176*4882a593Smuzhiyun out_be32(&sys_tmr1->sitk_rtck, ~KAPWR_KEY);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun immr_unmap(sys_tmr2);
179*4882a593Smuzhiyun immr_unmap(sys_tmr1);
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mpc8xx_get_rtc_time(struct rtc_time * tm)183*4882a593Smuzhiyun void mpc8xx_get_rtc_time(struct rtc_time *tm)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun unsigned long data;
186*4882a593Smuzhiyun sit8xx_t __iomem *sys_tmr = immr_map(im_sit);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Get time from the RTC. */
189*4882a593Smuzhiyun data = in_be32(&sys_tmr->sit_rtc);
190*4882a593Smuzhiyun rtc_time64_to_tm(data, tm);
191*4882a593Smuzhiyun immr_unmap(sys_tmr);
192*4882a593Smuzhiyun return;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
mpc8xx_restart(char * cmd)195*4882a593Smuzhiyun void __noreturn mpc8xx_restart(char *cmd)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun car8xx_t __iomem *clk_r = immr_map(im_clkrst);
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun local_irq_disable();
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun setbits32(&clk_r->car_plprcr, 0x00000080);
203*4882a593Smuzhiyun /* Clear the ME bit in MSR to cause checkstop on machine check
204*4882a593Smuzhiyun */
205*4882a593Smuzhiyun mtmsr(mfmsr() & ~0x1000);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun in_8(&clk_r->res[0]);
208*4882a593Smuzhiyun panic("Restart failed\n");
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
cpm_cascade(struct irq_desc * desc)211*4882a593Smuzhiyun static void cpm_cascade(struct irq_desc *desc)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun generic_handle_irq(cpm_get_irq());
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /* Initialize the internal interrupt controllers. The number of
217*4882a593Smuzhiyun * interrupts supported can vary with the processor type, and the
218*4882a593Smuzhiyun * 82xx family can have up to 64.
219*4882a593Smuzhiyun * External interrupts can be either edge or level triggered, and
220*4882a593Smuzhiyun * need to be initialized by the appropriate driver.
221*4882a593Smuzhiyun */
mpc8xx_pics_init(void)222*4882a593Smuzhiyun void __init mpc8xx_pics_init(void)
223*4882a593Smuzhiyun {
224*4882a593Smuzhiyun int irq;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (mpc8xx_pic_init()) {
227*4882a593Smuzhiyun printk(KERN_ERR "Failed interrupt 8xx controller initialization\n");
228*4882a593Smuzhiyun return;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun irq = cpm_pic_init();
232*4882a593Smuzhiyun if (irq)
233*4882a593Smuzhiyun irq_set_chained_handler(irq, cpm_cascade);
234*4882a593Smuzhiyun }
235