1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MPC8610 HPCD board specific routines
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Initial author: Xianghua Xiao <x.xiao@freescale.com>
6*4882a593Smuzhiyun * Recode: Jason Jin <jason.jin@freescale.com>
7*4882a593Smuzhiyun * York Sun <yorksun@freescale.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Rewrite the interrupt routing. remove the 8259PIC support,
10*4882a593Smuzhiyun * All the integrated device in ULI use sideband interrupt.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * Copyright 2008 Freescale Semiconductor Inc.
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <linux/stddef.h>
16*4882a593Smuzhiyun #include <linux/kernel.h>
17*4882a593Smuzhiyun #include <linux/pci.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/kdev_t.h>
20*4882a593Smuzhiyun #include <linux/delay.h>
21*4882a593Smuzhiyun #include <linux/seq_file.h>
22*4882a593Smuzhiyun #include <linux/of.h>
23*4882a593Smuzhiyun #include <linux/fsl/guts.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <asm/time.h>
26*4882a593Smuzhiyun #include <asm/machdep.h>
27*4882a593Smuzhiyun #include <asm/pci-bridge.h>
28*4882a593Smuzhiyun #include <asm/prom.h>
29*4882a593Smuzhiyun #include <mm/mmu_decl.h>
30*4882a593Smuzhiyun #include <asm/udbg.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <asm/mpic.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <linux/of_platform.h>
35*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
36*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "mpc86xx.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun static struct device_node *pixis_node;
41*4882a593Smuzhiyun static unsigned char *pixis_bdcfg0, *pixis_arch;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* DIU Pixel Clock bits of the CLKDVDR Global Utilities register */
44*4882a593Smuzhiyun #define CLKDVDR_PXCKEN 0x80000000
45*4882a593Smuzhiyun #define CLKDVDR_PXCKINV 0x10000000
46*4882a593Smuzhiyun #define CLKDVDR_PXCKDLY 0x06000000
47*4882a593Smuzhiyun #define CLKDVDR_PXCLK_MASK 0x001F0000
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #ifdef CONFIG_SUSPEND
mpc8610_sw9_irq(int irq,void * data)50*4882a593Smuzhiyun static irqreturn_t mpc8610_sw9_irq(int irq, void *data)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun pr_debug("%s: PIXIS' event (sw9/wakeup) IRQ handled\n", __func__);
53*4882a593Smuzhiyun return IRQ_HANDLED;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
mpc8610_suspend_init(void)56*4882a593Smuzhiyun static void __init mpc8610_suspend_init(void)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun int irq;
59*4882a593Smuzhiyun int ret;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (!pixis_node)
62*4882a593Smuzhiyun return;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun irq = irq_of_parse_and_map(pixis_node, 0);
65*4882a593Smuzhiyun if (!irq) {
66*4882a593Smuzhiyun pr_err("%s: can't map pixis event IRQ.\n", __func__);
67*4882a593Smuzhiyun return;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun ret = request_irq(irq, mpc8610_sw9_irq, 0, "sw9:wakeup", NULL);
71*4882a593Smuzhiyun if (ret) {
72*4882a593Smuzhiyun pr_err("%s: can't request pixis event IRQ: %d\n",
73*4882a593Smuzhiyun __func__, ret);
74*4882a593Smuzhiyun irq_dispose_mapping(irq);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun enable_irq_wake(irq);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun #else
mpc8610_suspend_init(void)80*4882a593Smuzhiyun static inline void mpc8610_suspend_init(void) { }
81*4882a593Smuzhiyun #endif /* CONFIG_SUSPEND */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static const struct of_device_id mpc8610_ids[] __initconst = {
84*4882a593Smuzhiyun { .compatible = "fsl,mpc8610-immr", },
85*4882a593Smuzhiyun { .compatible = "fsl,mpc8610-guts", },
86*4882a593Smuzhiyun /* So that the DMA channel nodes can be probed individually: */
87*4882a593Smuzhiyun { .compatible = "fsl,eloplus-dma", },
88*4882a593Smuzhiyun /* PCI controllers */
89*4882a593Smuzhiyun { .compatible = "fsl,mpc8610-pci", },
90*4882a593Smuzhiyun {}
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
mpc8610_declare_of_platform_devices(void)93*4882a593Smuzhiyun static int __init mpc8610_declare_of_platform_devices(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun /* Enable wakeup on PIXIS' event IRQ. */
96*4882a593Smuzhiyun mpc8610_suspend_init();
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun mpc86xx_common_publish_devices();
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Without this call, the SSI device driver won't get probed. */
101*4882a593Smuzhiyun of_platform_bus_probe(NULL, mpc8610_ids, NULL);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun return 0;
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun machine_arch_initcall(mpc86xx_hpcd, mpc8610_declare_of_platform_devices);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /*
110*4882a593Smuzhiyun * DIU Area Descriptor
111*4882a593Smuzhiyun *
112*4882a593Smuzhiyun * The MPC8610 reference manual shows the bits of the AD register in
113*4882a593Smuzhiyun * little-endian order, which causes the BLUE_C field to be split into two
114*4882a593Smuzhiyun * parts. To simplify the definition of the MAKE_AD() macro, we define the
115*4882a593Smuzhiyun * fields in big-endian order and byte-swap the result.
116*4882a593Smuzhiyun *
117*4882a593Smuzhiyun * So even though the registers don't look like they're in the
118*4882a593Smuzhiyun * same bit positions as they are on the P1022, the same value is written to
119*4882a593Smuzhiyun * the AD register on the MPC8610 and on the P1022.
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun #define AD_BYTE_F 0x10000000
122*4882a593Smuzhiyun #define AD_ALPHA_C_MASK 0x0E000000
123*4882a593Smuzhiyun #define AD_ALPHA_C_SHIFT 25
124*4882a593Smuzhiyun #define AD_BLUE_C_MASK 0x01800000
125*4882a593Smuzhiyun #define AD_BLUE_C_SHIFT 23
126*4882a593Smuzhiyun #define AD_GREEN_C_MASK 0x00600000
127*4882a593Smuzhiyun #define AD_GREEN_C_SHIFT 21
128*4882a593Smuzhiyun #define AD_RED_C_MASK 0x00180000
129*4882a593Smuzhiyun #define AD_RED_C_SHIFT 19
130*4882a593Smuzhiyun #define AD_PALETTE 0x00040000
131*4882a593Smuzhiyun #define AD_PIXEL_S_MASK 0x00030000
132*4882a593Smuzhiyun #define AD_PIXEL_S_SHIFT 16
133*4882a593Smuzhiyun #define AD_COMP_3_MASK 0x0000F000
134*4882a593Smuzhiyun #define AD_COMP_3_SHIFT 12
135*4882a593Smuzhiyun #define AD_COMP_2_MASK 0x00000F00
136*4882a593Smuzhiyun #define AD_COMP_2_SHIFT 8
137*4882a593Smuzhiyun #define AD_COMP_1_MASK 0x000000F0
138*4882a593Smuzhiyun #define AD_COMP_1_SHIFT 4
139*4882a593Smuzhiyun #define AD_COMP_0_MASK 0x0000000F
140*4882a593Smuzhiyun #define AD_COMP_0_SHIFT 0
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #define MAKE_AD(alpha, red, blue, green, size, c0, c1, c2, c3) \
143*4882a593Smuzhiyun cpu_to_le32(AD_BYTE_F | (alpha << AD_ALPHA_C_SHIFT) | \
144*4882a593Smuzhiyun (blue << AD_BLUE_C_SHIFT) | (green << AD_GREEN_C_SHIFT) | \
145*4882a593Smuzhiyun (red << AD_RED_C_SHIFT) | (c3 << AD_COMP_3_SHIFT) | \
146*4882a593Smuzhiyun (c2 << AD_COMP_2_SHIFT) | (c1 << AD_COMP_1_SHIFT) | \
147*4882a593Smuzhiyun (c0 << AD_COMP_0_SHIFT) | (size << AD_PIXEL_S_SHIFT))
148*4882a593Smuzhiyun
mpc8610hpcd_get_pixel_format(enum fsl_diu_monitor_port port,unsigned int bits_per_pixel)149*4882a593Smuzhiyun u32 mpc8610hpcd_get_pixel_format(enum fsl_diu_monitor_port port,
150*4882a593Smuzhiyun unsigned int bits_per_pixel)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun static const u32 pixelformat[][3] = {
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun MAKE_AD(3, 0, 2, 1, 3, 8, 8, 8, 8),
155*4882a593Smuzhiyun MAKE_AD(4, 2, 0, 1, 2, 8, 8, 8, 0),
156*4882a593Smuzhiyun MAKE_AD(4, 0, 2, 1, 1, 5, 6, 5, 0)
157*4882a593Smuzhiyun },
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun MAKE_AD(3, 2, 0, 1, 3, 8, 8, 8, 8),
160*4882a593Smuzhiyun MAKE_AD(4, 0, 2, 1, 2, 8, 8, 8, 0),
161*4882a593Smuzhiyun MAKE_AD(4, 2, 0, 1, 1, 5, 6, 5, 0)
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun unsigned int arch_monitor;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* The DVI port is mis-wired on revision 1 of this board. */
167*4882a593Smuzhiyun arch_monitor =
168*4882a593Smuzhiyun ((*pixis_arch == 0x01) && (port == FSL_DIU_PORT_DVI)) ? 0 : 1;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun switch (bits_per_pixel) {
171*4882a593Smuzhiyun case 32:
172*4882a593Smuzhiyun return pixelformat[arch_monitor][0];
173*4882a593Smuzhiyun case 24:
174*4882a593Smuzhiyun return pixelformat[arch_monitor][1];
175*4882a593Smuzhiyun case 16:
176*4882a593Smuzhiyun return pixelformat[arch_monitor][2];
177*4882a593Smuzhiyun default:
178*4882a593Smuzhiyun pr_err("fsl-diu: unsupported pixel depth %u\n", bits_per_pixel);
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
mpc8610hpcd_set_gamma_table(enum fsl_diu_monitor_port port,char * gamma_table_base)183*4882a593Smuzhiyun void mpc8610hpcd_set_gamma_table(enum fsl_diu_monitor_port port,
184*4882a593Smuzhiyun char *gamma_table_base)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun int i;
187*4882a593Smuzhiyun if (port == FSL_DIU_PORT_DLVDS) {
188*4882a593Smuzhiyun for (i = 0; i < 256*3; i++)
189*4882a593Smuzhiyun gamma_table_base[i] = (gamma_table_base[i] << 2) |
190*4882a593Smuzhiyun ((gamma_table_base[i] >> 6) & 0x03);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun #define PX_BRDCFG0_DVISEL (1 << 3)
195*4882a593Smuzhiyun #define PX_BRDCFG0_DLINK (1 << 4)
196*4882a593Smuzhiyun #define PX_BRDCFG0_DIU_MASK (PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK)
197*4882a593Smuzhiyun
mpc8610hpcd_set_monitor_port(enum fsl_diu_monitor_port port)198*4882a593Smuzhiyun void mpc8610hpcd_set_monitor_port(enum fsl_diu_monitor_port port)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun switch (port) {
201*4882a593Smuzhiyun case FSL_DIU_PORT_DVI:
202*4882a593Smuzhiyun clrsetbits_8(pixis_bdcfg0, PX_BRDCFG0_DIU_MASK,
203*4882a593Smuzhiyun PX_BRDCFG0_DVISEL | PX_BRDCFG0_DLINK);
204*4882a593Smuzhiyun break;
205*4882a593Smuzhiyun case FSL_DIU_PORT_LVDS:
206*4882a593Smuzhiyun clrsetbits_8(pixis_bdcfg0, PX_BRDCFG0_DIU_MASK,
207*4882a593Smuzhiyun PX_BRDCFG0_DLINK);
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun case FSL_DIU_PORT_DLVDS:
210*4882a593Smuzhiyun clrbits8(pixis_bdcfg0, PX_BRDCFG0_DIU_MASK);
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /**
216*4882a593Smuzhiyun * mpc8610hpcd_set_pixel_clock: program the DIU's clock
217*4882a593Smuzhiyun *
218*4882a593Smuzhiyun * @pixclock: the wavelength, in picoseconds, of the clock
219*4882a593Smuzhiyun */
mpc8610hpcd_set_pixel_clock(unsigned int pixclock)220*4882a593Smuzhiyun void mpc8610hpcd_set_pixel_clock(unsigned int pixclock)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun struct device_node *guts_np = NULL;
223*4882a593Smuzhiyun struct ccsr_guts __iomem *guts;
224*4882a593Smuzhiyun unsigned long freq;
225*4882a593Smuzhiyun u64 temp;
226*4882a593Smuzhiyun u32 pxclk;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Map the global utilities registers. */
229*4882a593Smuzhiyun guts_np = of_find_compatible_node(NULL, NULL, "fsl,mpc8610-guts");
230*4882a593Smuzhiyun if (!guts_np) {
231*4882a593Smuzhiyun pr_err("mpc8610hpcd: missing global utilities device node\n");
232*4882a593Smuzhiyun return;
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun guts = of_iomap(guts_np, 0);
236*4882a593Smuzhiyun of_node_put(guts_np);
237*4882a593Smuzhiyun if (!guts) {
238*4882a593Smuzhiyun pr_err("mpc8610hpcd: could not map global utilities device\n");
239*4882a593Smuzhiyun return;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Convert pixclock from a wavelength to a frequency */
243*4882a593Smuzhiyun temp = 1000000000000ULL;
244*4882a593Smuzhiyun do_div(temp, pixclock);
245*4882a593Smuzhiyun freq = temp;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * 'pxclk' is the ratio of the platform clock to the pixel clock.
249*4882a593Smuzhiyun * On the MPC8610, the value programmed into CLKDVDR is the ratio
250*4882a593Smuzhiyun * minus one. The valid range of values is 2-31.
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun pxclk = DIV_ROUND_CLOSEST(fsl_get_sys_freq(), freq) - 1;
253*4882a593Smuzhiyun pxclk = clamp_t(u32, pxclk, 2, 31);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* Disable the pixel clock, and set it to non-inverted and no delay */
256*4882a593Smuzhiyun clrbits32(&guts->clkdvdr,
257*4882a593Smuzhiyun CLKDVDR_PXCKEN | CLKDVDR_PXCKDLY | CLKDVDR_PXCLK_MASK);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Enable the clock and set the pxclk */
260*4882a593Smuzhiyun setbits32(&guts->clkdvdr, CLKDVDR_PXCKEN | (pxclk << 16));
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun iounmap(guts);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun enum fsl_diu_monitor_port
mpc8610hpcd_valid_monitor_port(enum fsl_diu_monitor_port port)266*4882a593Smuzhiyun mpc8610hpcd_valid_monitor_port(enum fsl_diu_monitor_port port)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun return port;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun #endif
272*4882a593Smuzhiyun
mpc86xx_hpcd_setup_arch(void)273*4882a593Smuzhiyun static void __init mpc86xx_hpcd_setup_arch(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun struct resource r;
276*4882a593Smuzhiyun unsigned char *pixis;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (ppc_md.progress)
279*4882a593Smuzhiyun ppc_md.progress("mpc86xx_hpcd_setup_arch()", 0);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun fsl_pci_assign_primary();
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
284*4882a593Smuzhiyun diu_ops.get_pixel_format = mpc8610hpcd_get_pixel_format;
285*4882a593Smuzhiyun diu_ops.set_gamma_table = mpc8610hpcd_set_gamma_table;
286*4882a593Smuzhiyun diu_ops.set_monitor_port = mpc8610hpcd_set_monitor_port;
287*4882a593Smuzhiyun diu_ops.set_pixel_clock = mpc8610hpcd_set_pixel_clock;
288*4882a593Smuzhiyun diu_ops.valid_monitor_port = mpc8610hpcd_valid_monitor_port;
289*4882a593Smuzhiyun #endif
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun pixis_node = of_find_compatible_node(NULL, NULL, "fsl,fpga-pixis");
292*4882a593Smuzhiyun if (pixis_node) {
293*4882a593Smuzhiyun of_address_to_resource(pixis_node, 0, &r);
294*4882a593Smuzhiyun of_node_put(pixis_node);
295*4882a593Smuzhiyun pixis = ioremap(r.start, 32);
296*4882a593Smuzhiyun if (!pixis) {
297*4882a593Smuzhiyun printk(KERN_ERR "Err: can't map FPGA cfg register!\n");
298*4882a593Smuzhiyun return;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun pixis_bdcfg0 = pixis + 8;
301*4882a593Smuzhiyun pixis_arch = pixis + 1;
302*4882a593Smuzhiyun } else
303*4882a593Smuzhiyun printk(KERN_ERR "Err: "
304*4882a593Smuzhiyun "can't find device node 'fsl,fpga-pixis'\n");
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun printk("MPC86xx HPCD board from Freescale Semiconductor\n");
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /*
310*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
311*4882a593Smuzhiyun */
mpc86xx_hpcd_probe(void)312*4882a593Smuzhiyun static int __init mpc86xx_hpcd_probe(void)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,MPC8610HPCD"))
315*4882a593Smuzhiyun return 1; /* Looks good */
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
define_machine(mpc86xx_hpcd)320*4882a593Smuzhiyun define_machine(mpc86xx_hpcd) {
321*4882a593Smuzhiyun .name = "MPC86xx HPCD",
322*4882a593Smuzhiyun .probe = mpc86xx_hpcd_probe,
323*4882a593Smuzhiyun .setup_arch = mpc86xx_hpcd_setup_arch,
324*4882a593Smuzhiyun .init_IRQ = mpc86xx_init_irq,
325*4882a593Smuzhiyun .get_irq = mpic_get_irq,
326*4882a593Smuzhiyun .time_init = mpc86xx_time_init,
327*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
328*4882a593Smuzhiyun .progress = udbg_progress,
329*4882a593Smuzhiyun #ifdef CONFIG_PCI
330*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
331*4882a593Smuzhiyun #endif
332*4882a593Smuzhiyun };
333