1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright (C) 2009 Extreme Engineering Solutions, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * X-ES board-specific functionality
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Based on mpc85xx_ds code from Freescale Semiconductor, Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Author: Nate Case <ncase@xes-inc.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/stddef.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/kdev_t.h>
16*4882a593Smuzhiyun #include <linux/delay.h>
17*4882a593Smuzhiyun #include <linux/seq_file.h>
18*4882a593Smuzhiyun #include <linux/interrupt.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <asm/time.h>
22*4882a593Smuzhiyun #include <asm/machdep.h>
23*4882a593Smuzhiyun #include <asm/pci-bridge.h>
24*4882a593Smuzhiyun #include <mm/mmu_decl.h>
25*4882a593Smuzhiyun #include <asm/prom.h>
26*4882a593Smuzhiyun #include <asm/udbg.h>
27*4882a593Smuzhiyun #include <asm/mpic.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
30*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
31*4882a593Smuzhiyun #include "smp.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "mpc85xx.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* A few bit definitions needed for fixups on some boards */
36*4882a593Smuzhiyun #define MPC85xx_L2CTL_L2E 0x80000000 /* L2 enable */
37*4882a593Smuzhiyun #define MPC85xx_L2CTL_L2I 0x40000000 /* L2 flash invalidate */
38*4882a593Smuzhiyun #define MPC85xx_L2CTL_L2SIZ_MASK 0x30000000 /* L2 SRAM size (R/O) */
39*4882a593Smuzhiyun
xes_mpc85xx_pic_init(void)40*4882a593Smuzhiyun void __init xes_mpc85xx_pic_init(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN,
43*4882a593Smuzhiyun 0, 256, " OpenPIC ");
44*4882a593Smuzhiyun BUG_ON(mpic == NULL);
45*4882a593Smuzhiyun mpic_init(mpic);
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
xes_mpc85xx_configure_l2(void __iomem * l2_base)48*4882a593Smuzhiyun static void xes_mpc85xx_configure_l2(void __iomem *l2_base)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun volatile uint32_t ctl, tmp;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun asm volatile("msync; isync");
53*4882a593Smuzhiyun tmp = in_be32(l2_base);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * xMon may have enabled part of L2 as SRAM, so we need to set it
57*4882a593Smuzhiyun * up for all cache mode just to be safe.
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun printk(KERN_INFO "xes_mpc85xx: Enabling L2 as cache\n");
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun ctl = MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2I;
62*4882a593Smuzhiyun if (of_machine_is_compatible("MPC8540") ||
63*4882a593Smuzhiyun of_machine_is_compatible("MPC8560"))
64*4882a593Smuzhiyun /*
65*4882a593Smuzhiyun * Assume L2 SRAM is used fully for cache, so set
66*4882a593Smuzhiyun * L2BLKSZ (bits 4:5) to match L2SIZ (bits 2:3).
67*4882a593Smuzhiyun */
68*4882a593Smuzhiyun ctl |= (tmp & MPC85xx_L2CTL_L2SIZ_MASK) >> 2;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun asm volatile("msync; isync");
71*4882a593Smuzhiyun out_be32(l2_base, ctl);
72*4882a593Smuzhiyun asm volatile("msync; isync");
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
xes_mpc85xx_fixups(void)75*4882a593Smuzhiyun static void xes_mpc85xx_fixups(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun struct device_node *np;
78*4882a593Smuzhiyun int err;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*
81*4882a593Smuzhiyun * Legacy xMon firmware on some X-ES boards does not enable L2
82*4882a593Smuzhiyun * as cache. We must ensure that they get enabled here.
83*4882a593Smuzhiyun */
84*4882a593Smuzhiyun for_each_node_by_name(np, "l2-cache-controller") {
85*4882a593Smuzhiyun struct resource r[2];
86*4882a593Smuzhiyun void __iomem *l2_base;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* Only MPC8548, MPC8540, and MPC8560 boards are affected */
89*4882a593Smuzhiyun if (!of_device_is_compatible(np,
90*4882a593Smuzhiyun "fsl,mpc8548-l2-cache-controller") &&
91*4882a593Smuzhiyun !of_device_is_compatible(np,
92*4882a593Smuzhiyun "fsl,mpc8540-l2-cache-controller") &&
93*4882a593Smuzhiyun !of_device_is_compatible(np,
94*4882a593Smuzhiyun "fsl,mpc8560-l2-cache-controller"))
95*4882a593Smuzhiyun continue;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun err = of_address_to_resource(np, 0, &r[0]);
98*4882a593Smuzhiyun if (err) {
99*4882a593Smuzhiyun printk(KERN_WARNING "xes_mpc85xx: Could not get "
100*4882a593Smuzhiyun "resource for device tree node '%pOF'",
101*4882a593Smuzhiyun np);
102*4882a593Smuzhiyun continue;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun l2_base = ioremap(r[0].start, resource_size(&r[0]));
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun xes_mpc85xx_configure_l2(l2_base);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /*
112*4882a593Smuzhiyun * Setup the architecture
113*4882a593Smuzhiyun */
xes_mpc85xx_setup_arch(void)114*4882a593Smuzhiyun static void __init xes_mpc85xx_setup_arch(void)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct device_node *root;
117*4882a593Smuzhiyun const char *model = "Unknown";
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun root = of_find_node_by_path("/");
120*4882a593Smuzhiyun if (root == NULL)
121*4882a593Smuzhiyun return;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun model = of_get_property(root, "model", NULL);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun printk(KERN_INFO "X-ES MPC85xx-based single-board computer: %s\n",
126*4882a593Smuzhiyun model + strlen("xes,"));
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun xes_mpc85xx_fixups();
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun mpc85xx_smp_init();
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun fsl_pci_assign_primary();
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun machine_arch_initcall(xes_mpc8572, mpc85xx_common_publish_devices);
136*4882a593Smuzhiyun machine_arch_initcall(xes_mpc8548, mpc85xx_common_publish_devices);
137*4882a593Smuzhiyun machine_arch_initcall(xes_mpc8540, mpc85xx_common_publish_devices);
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /*
140*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
141*4882a593Smuzhiyun */
xes_mpc8572_probe(void)142*4882a593Smuzhiyun static int __init xes_mpc8572_probe(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun return of_machine_is_compatible("xes,MPC8572");
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
xes_mpc8548_probe(void)147*4882a593Smuzhiyun static int __init xes_mpc8548_probe(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun return of_machine_is_compatible("xes,MPC8548");
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
xes_mpc8540_probe(void)152*4882a593Smuzhiyun static int __init xes_mpc8540_probe(void)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun return of_machine_is_compatible("xes,MPC8540");
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
define_machine(xes_mpc8572)157*4882a593Smuzhiyun define_machine(xes_mpc8572) {
158*4882a593Smuzhiyun .name = "X-ES MPC8572",
159*4882a593Smuzhiyun .probe = xes_mpc8572_probe,
160*4882a593Smuzhiyun .setup_arch = xes_mpc85xx_setup_arch,
161*4882a593Smuzhiyun .init_IRQ = xes_mpc85xx_pic_init,
162*4882a593Smuzhiyun #ifdef CONFIG_PCI
163*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
164*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun .get_irq = mpic_get_irq,
167*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
168*4882a593Smuzhiyun .progress = udbg_progress,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
define_machine(xes_mpc8548)171*4882a593Smuzhiyun define_machine(xes_mpc8548) {
172*4882a593Smuzhiyun .name = "X-ES MPC8548",
173*4882a593Smuzhiyun .probe = xes_mpc8548_probe,
174*4882a593Smuzhiyun .setup_arch = xes_mpc85xx_setup_arch,
175*4882a593Smuzhiyun .init_IRQ = xes_mpc85xx_pic_init,
176*4882a593Smuzhiyun #ifdef CONFIG_PCI
177*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
178*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
179*4882a593Smuzhiyun #endif
180*4882a593Smuzhiyun .get_irq = mpic_get_irq,
181*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
182*4882a593Smuzhiyun .progress = udbg_progress,
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
define_machine(xes_mpc8540)185*4882a593Smuzhiyun define_machine(xes_mpc8540) {
186*4882a593Smuzhiyun .name = "X-ES MPC8540",
187*4882a593Smuzhiyun .probe = xes_mpc8540_probe,
188*4882a593Smuzhiyun .setup_arch = xes_mpc85xx_setup_arch,
189*4882a593Smuzhiyun .init_IRQ = xes_mpc85xx_pic_init,
190*4882a593Smuzhiyun #ifdef CONFIG_PCI
191*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
192*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun .get_irq = mpic_get_irq,
195*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
196*4882a593Smuzhiyun .progress = udbg_progress,
197*4882a593Smuzhiyun };
198