xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/85xx/t1042rdb_diu.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * T1042 platform DIU operation
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright 2014 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*DIU Pixel ClockCR offset in scfg*/
18*4882a593Smuzhiyun #define CCSR_SCFG_PIXCLKCR      0x28
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* DIU Pixel Clock bits of the PIXCLKCR */
21*4882a593Smuzhiyun #define PIXCLKCR_PXCKEN		0x80000000
22*4882a593Smuzhiyun #define PIXCLKCR_PXCKINV	0x40000000
23*4882a593Smuzhiyun #define PIXCLKCR_PXCKDLY	0x0000FF00
24*4882a593Smuzhiyun #define PIXCLKCR_PXCLK_MASK	0x00FF0000
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Some CPLD register definitions */
27*4882a593Smuzhiyun #define CPLD_DIUCSR		0x16
28*4882a593Smuzhiyun #define CPLD_DIUCSR_DVIEN	0x80
29*4882a593Smuzhiyun #define CPLD_DIUCSR_BACKLIGHT	0x0f
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct device_node *cpld_node;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /**
34*4882a593Smuzhiyun  * t1042rdb_set_monitor_port: switch the output to a different monitor port
35*4882a593Smuzhiyun  */
t1042rdb_set_monitor_port(enum fsl_diu_monitor_port port)36*4882a593Smuzhiyun static void t1042rdb_set_monitor_port(enum fsl_diu_monitor_port port)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	void __iomem *cpld_base;
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun 	cpld_base = of_iomap(cpld_node, 0);
41*4882a593Smuzhiyun 	if (!cpld_base) {
42*4882a593Smuzhiyun 		pr_err("%s: Could not map cpld registers\n", __func__);
43*4882a593Smuzhiyun 		goto exit;
44*4882a593Smuzhiyun 	}
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	switch (port) {
47*4882a593Smuzhiyun 	case FSL_DIU_PORT_DVI:
48*4882a593Smuzhiyun 		/* Enable the DVI(HDMI) port, disable the DFP and
49*4882a593Smuzhiyun 		 * the backlight
50*4882a593Smuzhiyun 		 */
51*4882a593Smuzhiyun 		clrbits8(cpld_base + CPLD_DIUCSR, CPLD_DIUCSR_DVIEN);
52*4882a593Smuzhiyun 		break;
53*4882a593Smuzhiyun 	case FSL_DIU_PORT_LVDS:
54*4882a593Smuzhiyun 		/*
55*4882a593Smuzhiyun 		 * LVDS also needs backlight enabled, otherwise the display
56*4882a593Smuzhiyun 		 * will be blank.
57*4882a593Smuzhiyun 		 */
58*4882a593Smuzhiyun 		/* Enable the DFP port, disable the DVI*/
59*4882a593Smuzhiyun 		setbits8(cpld_base + CPLD_DIUCSR, 0x01 << 8);
60*4882a593Smuzhiyun 		setbits8(cpld_base + CPLD_DIUCSR, 0x01 << 4);
61*4882a593Smuzhiyun 		setbits8(cpld_base + CPLD_DIUCSR, CPLD_DIUCSR_BACKLIGHT);
62*4882a593Smuzhiyun 		break;
63*4882a593Smuzhiyun 	default:
64*4882a593Smuzhiyun 		pr_err("%s: Unsupported monitor port %i\n", __func__, port);
65*4882a593Smuzhiyun 	}
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	iounmap(cpld_base);
68*4882a593Smuzhiyun exit:
69*4882a593Smuzhiyun 	of_node_put(cpld_node);
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /**
73*4882a593Smuzhiyun  * t1042rdb_set_pixel_clock: program the DIU's clock
74*4882a593Smuzhiyun  * @pixclock: pixel clock in ps (pico seconds)
75*4882a593Smuzhiyun  */
t1042rdb_set_pixel_clock(unsigned int pixclock)76*4882a593Smuzhiyun static void t1042rdb_set_pixel_clock(unsigned int pixclock)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	struct device_node *scfg_np;
79*4882a593Smuzhiyun 	void __iomem *scfg;
80*4882a593Smuzhiyun 	unsigned long freq;
81*4882a593Smuzhiyun 	u64 temp;
82*4882a593Smuzhiyun 	u32 pxclk;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	scfg_np = of_find_compatible_node(NULL, NULL, "fsl,t1040-scfg");
85*4882a593Smuzhiyun 	if (!scfg_np) {
86*4882a593Smuzhiyun 		pr_err("%s: Missing scfg node. Can not display video.\n",
87*4882a593Smuzhiyun 		       __func__);
88*4882a593Smuzhiyun 		return;
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	scfg = of_iomap(scfg_np, 0);
92*4882a593Smuzhiyun 	of_node_put(scfg_np);
93*4882a593Smuzhiyun 	if (!scfg) {
94*4882a593Smuzhiyun 		pr_err("%s: Could not map device. Can not display video.\n",
95*4882a593Smuzhiyun 		       __func__);
96*4882a593Smuzhiyun 		return;
97*4882a593Smuzhiyun 	}
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	/* Convert pixclock into frequency */
100*4882a593Smuzhiyun 	temp = 1000000000000ULL;
101*4882a593Smuzhiyun 	do_div(temp, pixclock);
102*4882a593Smuzhiyun 	freq = temp;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	/*
105*4882a593Smuzhiyun 	 * 'pxclk' is the ratio of the platform clock to the pixel clock.
106*4882a593Smuzhiyun 	 * This number is programmed into the PIXCLKCR register, and the valid
107*4882a593Smuzhiyun 	 * range of values is 2-255.
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	pxclk = DIV_ROUND_CLOSEST(fsl_get_sys_freq(), freq);
110*4882a593Smuzhiyun 	pxclk = clamp_t(u32, pxclk, 2, 255);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/* Disable the pixel clock, and set it to non-inverted and no delay */
113*4882a593Smuzhiyun 	clrbits32(scfg + CCSR_SCFG_PIXCLKCR,
114*4882a593Smuzhiyun 		  PIXCLKCR_PXCKEN | PIXCLKCR_PXCKDLY | PIXCLKCR_PXCLK_MASK);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Enable the clock and set the pxclk */
117*4882a593Smuzhiyun 	setbits32(scfg + CCSR_SCFG_PIXCLKCR, PIXCLKCR_PXCKEN | (pxclk << 16));
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	iounmap(scfg);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /**
123*4882a593Smuzhiyun  * t1042rdb_valid_monitor_port: set the monitor port for sysfs
124*4882a593Smuzhiyun  */
125*4882a593Smuzhiyun static enum fsl_diu_monitor_port
t1042rdb_valid_monitor_port(enum fsl_diu_monitor_port port)126*4882a593Smuzhiyun t1042rdb_valid_monitor_port(enum fsl_diu_monitor_port port)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	switch (port) {
129*4882a593Smuzhiyun 	case FSL_DIU_PORT_DVI:
130*4882a593Smuzhiyun 	case FSL_DIU_PORT_LVDS:
131*4882a593Smuzhiyun 		return port;
132*4882a593Smuzhiyun 	default:
133*4882a593Smuzhiyun 		return FSL_DIU_PORT_DVI; /* Dual-link LVDS is not supported */
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
t1042rdb_diu_init(void)137*4882a593Smuzhiyun static int __init t1042rdb_diu_init(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun 	cpld_node = of_find_compatible_node(NULL, NULL, "fsl,t1042rdb-cpld");
140*4882a593Smuzhiyun 	if (!cpld_node)
141*4882a593Smuzhiyun 		return 0;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	diu_ops.set_monitor_port	= t1042rdb_set_monitor_port;
144*4882a593Smuzhiyun 	diu_ops.set_pixel_clock		= t1042rdb_set_pixel_clock;
145*4882a593Smuzhiyun 	diu_ops.valid_monitor_port	= t1042rdb_valid_monitor_port;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	return 0;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun early_initcall(t1042rdb_diu_init);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun MODULE_LICENSE("GPL");
153