1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * P1022DS board specific routines
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Authors: Travis Wheatley <travis.wheatley@freescale.com>
5*4882a593Smuzhiyun * Dave Liu <daveliu@freescale.com>
6*4882a593Smuzhiyun * Timur Tabi <timur@freescale.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright 2010 Freescale Semiconductor, Inc.
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun * This file is taken from the Freescale P1022DS BSP, with modifications:
11*4882a593Smuzhiyun * 2) No AMP support
12*4882a593Smuzhiyun * 3) No PCI endpoint support
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public License
15*4882a593Smuzhiyun * version 2. This program is licensed "as is" without any warranty of any
16*4882a593Smuzhiyun * kind, whether express or implied.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/fsl/guts.h>
20*4882a593Smuzhiyun #include <linux/pci.h>
21*4882a593Smuzhiyun #include <linux/of_platform.h>
22*4882a593Smuzhiyun #include <asm/div64.h>
23*4882a593Smuzhiyun #include <asm/mpic.h>
24*4882a593Smuzhiyun #include <asm/swiotlb.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
27*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
28*4882a593Smuzhiyun #include <asm/udbg.h>
29*4882a593Smuzhiyun #include <asm/fsl_lbc.h>
30*4882a593Smuzhiyun #include "smp.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "mpc85xx.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define PMUXCR_ELBCDIU_MASK 0xc0000000
37*4882a593Smuzhiyun #define PMUXCR_ELBCDIU_NOR16 0x80000000
38*4882a593Smuzhiyun #define PMUXCR_ELBCDIU_DIU 0x40000000
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * Board-specific initialization of the DIU. This code should probably be
42*4882a593Smuzhiyun * executed when the DIU is opened, rather than in arch code, but the DIU
43*4882a593Smuzhiyun * driver does not have a mechanism for this (yet).
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * This is especially problematic on the P1022DS because the local bus (eLBC)
46*4882a593Smuzhiyun * and the DIU video signals share the same pins, which means that enabling the
47*4882a593Smuzhiyun * DIU will disable access to NOR flash.
48*4882a593Smuzhiyun */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* DIU Pixel Clock bits of the CLKDVDR Global Utilities register */
51*4882a593Smuzhiyun #define CLKDVDR_PXCKEN 0x80000000
52*4882a593Smuzhiyun #define CLKDVDR_PXCKINV 0x10000000
53*4882a593Smuzhiyun #define CLKDVDR_PXCKDLY 0x06000000
54*4882a593Smuzhiyun #define CLKDVDR_PXCLK_MASK 0x00FF0000
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Some ngPIXIS register definitions */
57*4882a593Smuzhiyun #define PX_CTL 3
58*4882a593Smuzhiyun #define PX_BRDCFG0 8
59*4882a593Smuzhiyun #define PX_BRDCFG1 9
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define PX_BRDCFG0_ELBC_SPI_MASK 0xc0
62*4882a593Smuzhiyun #define PX_BRDCFG0_ELBC_SPI_ELBC 0x00
63*4882a593Smuzhiyun #define PX_BRDCFG0_ELBC_SPI_NULL 0xc0
64*4882a593Smuzhiyun #define PX_BRDCFG0_ELBC_DIU 0x02
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define PX_BRDCFG1_DVIEN 0x80
67*4882a593Smuzhiyun #define PX_BRDCFG1_DFPEN 0x40
68*4882a593Smuzhiyun #define PX_BRDCFG1_BACKLIGHT 0x20
69*4882a593Smuzhiyun #define PX_BRDCFG1_DDCEN 0x10
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define PX_CTL_ALTACC 0x80
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /*
74*4882a593Smuzhiyun * DIU Area Descriptor
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * Note that we need to byte-swap the value before it's written to the AD
77*4882a593Smuzhiyun * register. So even though the registers don't look like they're in the same
78*4882a593Smuzhiyun * bit positions as they are on the MPC8610, the same value is written to the
79*4882a593Smuzhiyun * AD register on the MPC8610 and on the P1022.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun #define AD_BYTE_F 0x10000000
82*4882a593Smuzhiyun #define AD_ALPHA_C_MASK 0x0E000000
83*4882a593Smuzhiyun #define AD_ALPHA_C_SHIFT 25
84*4882a593Smuzhiyun #define AD_BLUE_C_MASK 0x01800000
85*4882a593Smuzhiyun #define AD_BLUE_C_SHIFT 23
86*4882a593Smuzhiyun #define AD_GREEN_C_MASK 0x00600000
87*4882a593Smuzhiyun #define AD_GREEN_C_SHIFT 21
88*4882a593Smuzhiyun #define AD_RED_C_MASK 0x00180000
89*4882a593Smuzhiyun #define AD_RED_C_SHIFT 19
90*4882a593Smuzhiyun #define AD_PALETTE 0x00040000
91*4882a593Smuzhiyun #define AD_PIXEL_S_MASK 0x00030000
92*4882a593Smuzhiyun #define AD_PIXEL_S_SHIFT 16
93*4882a593Smuzhiyun #define AD_COMP_3_MASK 0x0000F000
94*4882a593Smuzhiyun #define AD_COMP_3_SHIFT 12
95*4882a593Smuzhiyun #define AD_COMP_2_MASK 0x00000F00
96*4882a593Smuzhiyun #define AD_COMP_2_SHIFT 8
97*4882a593Smuzhiyun #define AD_COMP_1_MASK 0x000000F0
98*4882a593Smuzhiyun #define AD_COMP_1_SHIFT 4
99*4882a593Smuzhiyun #define AD_COMP_0_MASK 0x0000000F
100*4882a593Smuzhiyun #define AD_COMP_0_SHIFT 0
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun #define MAKE_AD(alpha, red, blue, green, size, c0, c1, c2, c3) \
103*4882a593Smuzhiyun cpu_to_le32(AD_BYTE_F | (alpha << AD_ALPHA_C_SHIFT) | \
104*4882a593Smuzhiyun (blue << AD_BLUE_C_SHIFT) | (green << AD_GREEN_C_SHIFT) | \
105*4882a593Smuzhiyun (red << AD_RED_C_SHIFT) | (c3 << AD_COMP_3_SHIFT) | \
106*4882a593Smuzhiyun (c2 << AD_COMP_2_SHIFT) | (c1 << AD_COMP_1_SHIFT) | \
107*4882a593Smuzhiyun (c0 << AD_COMP_0_SHIFT) | (size << AD_PIXEL_S_SHIFT))
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun struct fsl_law {
110*4882a593Smuzhiyun u32 lawbar;
111*4882a593Smuzhiyun u32 reserved1;
112*4882a593Smuzhiyun u32 lawar;
113*4882a593Smuzhiyun u32 reserved[5];
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define LAWBAR_MASK 0x00F00000
117*4882a593Smuzhiyun #define LAWBAR_SHIFT 12
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define LAWAR_EN 0x80000000
120*4882a593Smuzhiyun #define LAWAR_TGT_MASK 0x01F00000
121*4882a593Smuzhiyun #define LAW_TRGT_IF_LBC (0x04 << 20)
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun #define LAWAR_MASK (LAWAR_EN | LAWAR_TGT_MASK)
124*4882a593Smuzhiyun #define LAWAR_MATCH (LAWAR_EN | LAW_TRGT_IF_LBC)
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #define BR_BA 0xFFFF8000
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /*
129*4882a593Smuzhiyun * Map a BRx value to a physical address
130*4882a593Smuzhiyun *
131*4882a593Smuzhiyun * The localbus BRx registers only store the lower 32 bits of the address. To
132*4882a593Smuzhiyun * obtain the upper four bits, we need to scan the LAW table. The entry which
133*4882a593Smuzhiyun * maps to the localbus will contain the upper four bits.
134*4882a593Smuzhiyun */
lbc_br_to_phys(const void * ecm,unsigned int count,u32 br)135*4882a593Smuzhiyun static phys_addr_t lbc_br_to_phys(const void *ecm, unsigned int count, u32 br)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun #ifndef CONFIG_PHYS_64BIT
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * If we only have 32-bit addressing, then the BRx address *is* the
140*4882a593Smuzhiyun * physical address.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun return br & BR_BA;
143*4882a593Smuzhiyun #else
144*4882a593Smuzhiyun const struct fsl_law *law = ecm + 0xc08;
145*4882a593Smuzhiyun unsigned int i;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun for (i = 0; i < count; i++) {
148*4882a593Smuzhiyun u64 lawbar = in_be32(&law[i].lawbar);
149*4882a593Smuzhiyun u32 lawar = in_be32(&law[i].lawar);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun if ((lawar & LAWAR_MASK) == LAWAR_MATCH)
152*4882a593Smuzhiyun /* Extract the upper four bits */
153*4882a593Smuzhiyun return (br & BR_BA) | ((lawbar & LAWBAR_MASK) << 12);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun #endif
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /**
161*4882a593Smuzhiyun * p1022ds_set_monitor_port: switch the output to a different monitor port
162*4882a593Smuzhiyun */
p1022ds_set_monitor_port(enum fsl_diu_monitor_port port)163*4882a593Smuzhiyun static void p1022ds_set_monitor_port(enum fsl_diu_monitor_port port)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun struct device_node *guts_node;
166*4882a593Smuzhiyun struct device_node *lbc_node = NULL;
167*4882a593Smuzhiyun struct device_node *law_node = NULL;
168*4882a593Smuzhiyun struct ccsr_guts __iomem *guts;
169*4882a593Smuzhiyun struct fsl_lbc_regs *lbc = NULL;
170*4882a593Smuzhiyun void *ecm = NULL;
171*4882a593Smuzhiyun u8 __iomem *lbc_lcs0_ba = NULL;
172*4882a593Smuzhiyun u8 __iomem *lbc_lcs1_ba = NULL;
173*4882a593Smuzhiyun phys_addr_t cs0_addr, cs1_addr;
174*4882a593Smuzhiyun u32 br0, or0, br1, or1;
175*4882a593Smuzhiyun const __be32 *iprop;
176*4882a593Smuzhiyun unsigned int num_laws;
177*4882a593Smuzhiyun u8 b;
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* Map the global utilities registers. */
180*4882a593Smuzhiyun guts_node = of_find_compatible_node(NULL, NULL, "fsl,p1022-guts");
181*4882a593Smuzhiyun if (!guts_node) {
182*4882a593Smuzhiyun pr_err("p1022ds: missing global utilities device node\n");
183*4882a593Smuzhiyun return;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun guts = of_iomap(guts_node, 0);
187*4882a593Smuzhiyun if (!guts) {
188*4882a593Smuzhiyun pr_err("p1022ds: could not map global utilities device\n");
189*4882a593Smuzhiyun goto exit;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun lbc_node = of_find_compatible_node(NULL, NULL, "fsl,p1022-elbc");
193*4882a593Smuzhiyun if (!lbc_node) {
194*4882a593Smuzhiyun pr_err("p1022ds: missing localbus node\n");
195*4882a593Smuzhiyun goto exit;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun lbc = of_iomap(lbc_node, 0);
199*4882a593Smuzhiyun if (!lbc) {
200*4882a593Smuzhiyun pr_err("p1022ds: could not map localbus node\n");
201*4882a593Smuzhiyun goto exit;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun law_node = of_find_compatible_node(NULL, NULL, "fsl,ecm-law");
205*4882a593Smuzhiyun if (!law_node) {
206*4882a593Smuzhiyun pr_err("p1022ds: missing local access window node\n");
207*4882a593Smuzhiyun goto exit;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun ecm = of_iomap(law_node, 0);
211*4882a593Smuzhiyun if (!ecm) {
212*4882a593Smuzhiyun pr_err("p1022ds: could not map local access window node\n");
213*4882a593Smuzhiyun goto exit;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun iprop = of_get_property(law_node, "fsl,num-laws", NULL);
217*4882a593Smuzhiyun if (!iprop) {
218*4882a593Smuzhiyun pr_err("p1022ds: LAW node is missing fsl,num-laws property\n");
219*4882a593Smuzhiyun goto exit;
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun num_laws = be32_to_cpup(iprop);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * Indirect mode requires both BR0 and BR1 to be set to "GPCM",
225*4882a593Smuzhiyun * otherwise writes to these addresses won't actually appear on the
226*4882a593Smuzhiyun * local bus, and so the PIXIS won't see them.
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * In FCM mode, writes go to the NAND controller, which does not pass
229*4882a593Smuzhiyun * them to the localbus directly. So we force BR0 and BR1 into GPCM
230*4882a593Smuzhiyun * mode, since we don't care about what's behind the localbus any
231*4882a593Smuzhiyun * more.
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun br0 = in_be32(&lbc->bank[0].br);
234*4882a593Smuzhiyun br1 = in_be32(&lbc->bank[1].br);
235*4882a593Smuzhiyun or0 = in_be32(&lbc->bank[0].or);
236*4882a593Smuzhiyun or1 = in_be32(&lbc->bank[1].or);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Make sure CS0 and CS1 are programmed */
239*4882a593Smuzhiyun if (!(br0 & BR_V) || !(br1 & BR_V)) {
240*4882a593Smuzhiyun pr_err("p1022ds: CS0 and/or CS1 is not programmed\n");
241*4882a593Smuzhiyun goto exit;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Use the existing BRx/ORx values if it's already GPCM. Otherwise,
246*4882a593Smuzhiyun * force the values to simple 32KB GPCM windows with the most
247*4882a593Smuzhiyun * conservative timing.
248*4882a593Smuzhiyun */
249*4882a593Smuzhiyun if ((br0 & BR_MSEL) != BR_MS_GPCM) {
250*4882a593Smuzhiyun br0 = (br0 & BR_BA) | BR_V;
251*4882a593Smuzhiyun or0 = 0xFFFF8000 | 0xFF7;
252*4882a593Smuzhiyun out_be32(&lbc->bank[0].br, br0);
253*4882a593Smuzhiyun out_be32(&lbc->bank[0].or, or0);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun if ((br1 & BR_MSEL) != BR_MS_GPCM) {
256*4882a593Smuzhiyun br1 = (br1 & BR_BA) | BR_V;
257*4882a593Smuzhiyun or1 = 0xFFFF8000 | 0xFF7;
258*4882a593Smuzhiyun out_be32(&lbc->bank[1].br, br1);
259*4882a593Smuzhiyun out_be32(&lbc->bank[1].or, or1);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun cs0_addr = lbc_br_to_phys(ecm, num_laws, br0);
263*4882a593Smuzhiyun if (!cs0_addr) {
264*4882a593Smuzhiyun pr_err("p1022ds: could not determine physical address for CS0"
265*4882a593Smuzhiyun " (BR0=%08x)\n", br0);
266*4882a593Smuzhiyun goto exit;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun cs1_addr = lbc_br_to_phys(ecm, num_laws, br1);
269*4882a593Smuzhiyun if (!cs1_addr) {
270*4882a593Smuzhiyun pr_err("p1022ds: could not determine physical address for CS1"
271*4882a593Smuzhiyun " (BR1=%08x)\n", br1);
272*4882a593Smuzhiyun goto exit;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun lbc_lcs0_ba = ioremap(cs0_addr, 1);
276*4882a593Smuzhiyun if (!lbc_lcs0_ba) {
277*4882a593Smuzhiyun pr_err("p1022ds: could not ioremap CS0 address %llx\n",
278*4882a593Smuzhiyun (unsigned long long)cs0_addr);
279*4882a593Smuzhiyun goto exit;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun lbc_lcs1_ba = ioremap(cs1_addr, 1);
282*4882a593Smuzhiyun if (!lbc_lcs1_ba) {
283*4882a593Smuzhiyun pr_err("p1022ds: could not ioremap CS1 address %llx\n",
284*4882a593Smuzhiyun (unsigned long long)cs1_addr);
285*4882a593Smuzhiyun goto exit;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* Make sure we're in indirect mode first. */
289*4882a593Smuzhiyun if ((in_be32(&guts->pmuxcr) & PMUXCR_ELBCDIU_MASK) !=
290*4882a593Smuzhiyun PMUXCR_ELBCDIU_DIU) {
291*4882a593Smuzhiyun struct device_node *pixis_node;
292*4882a593Smuzhiyun void __iomem *pixis;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun pixis_node =
295*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "fsl,p1022ds-fpga");
296*4882a593Smuzhiyun if (!pixis_node) {
297*4882a593Smuzhiyun pr_err("p1022ds: missing pixis node\n");
298*4882a593Smuzhiyun goto exit;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun pixis = of_iomap(pixis_node, 0);
302*4882a593Smuzhiyun of_node_put(pixis_node);
303*4882a593Smuzhiyun if (!pixis) {
304*4882a593Smuzhiyun pr_err("p1022ds: could not map pixis registers\n");
305*4882a593Smuzhiyun goto exit;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun /* Enable indirect PIXIS mode. */
309*4882a593Smuzhiyun setbits8(pixis + PX_CTL, PX_CTL_ALTACC);
310*4882a593Smuzhiyun iounmap(pixis);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Switch the board mux to the DIU */
313*4882a593Smuzhiyun out_8(lbc_lcs0_ba, PX_BRDCFG0); /* BRDCFG0 */
314*4882a593Smuzhiyun b = in_8(lbc_lcs1_ba);
315*4882a593Smuzhiyun b |= PX_BRDCFG0_ELBC_DIU;
316*4882a593Smuzhiyun out_8(lbc_lcs1_ba, b);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Set the chip mux to DIU mode. */
319*4882a593Smuzhiyun clrsetbits_be32(&guts->pmuxcr, PMUXCR_ELBCDIU_MASK,
320*4882a593Smuzhiyun PMUXCR_ELBCDIU_DIU);
321*4882a593Smuzhiyun in_be32(&guts->pmuxcr);
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun switch (port) {
326*4882a593Smuzhiyun case FSL_DIU_PORT_DVI:
327*4882a593Smuzhiyun /* Enable the DVI port, disable the DFP and the backlight */
328*4882a593Smuzhiyun out_8(lbc_lcs0_ba, PX_BRDCFG1);
329*4882a593Smuzhiyun b = in_8(lbc_lcs1_ba);
330*4882a593Smuzhiyun b &= ~(PX_BRDCFG1_DFPEN | PX_BRDCFG1_BACKLIGHT);
331*4882a593Smuzhiyun b |= PX_BRDCFG1_DVIEN;
332*4882a593Smuzhiyun out_8(lbc_lcs1_ba, b);
333*4882a593Smuzhiyun break;
334*4882a593Smuzhiyun case FSL_DIU_PORT_LVDS:
335*4882a593Smuzhiyun /*
336*4882a593Smuzhiyun * LVDS also needs backlight enabled, otherwise the display
337*4882a593Smuzhiyun * will be blank.
338*4882a593Smuzhiyun */
339*4882a593Smuzhiyun /* Enable the DFP port, disable the DVI and the backlight */
340*4882a593Smuzhiyun out_8(lbc_lcs0_ba, PX_BRDCFG1);
341*4882a593Smuzhiyun b = in_8(lbc_lcs1_ba);
342*4882a593Smuzhiyun b &= ~PX_BRDCFG1_DVIEN;
343*4882a593Smuzhiyun b |= PX_BRDCFG1_DFPEN | PX_BRDCFG1_BACKLIGHT;
344*4882a593Smuzhiyun out_8(lbc_lcs1_ba, b);
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun default:
347*4882a593Smuzhiyun pr_err("p1022ds: unsupported monitor port %i\n", port);
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun exit:
351*4882a593Smuzhiyun if (lbc_lcs1_ba)
352*4882a593Smuzhiyun iounmap(lbc_lcs1_ba);
353*4882a593Smuzhiyun if (lbc_lcs0_ba)
354*4882a593Smuzhiyun iounmap(lbc_lcs0_ba);
355*4882a593Smuzhiyun if (lbc)
356*4882a593Smuzhiyun iounmap(lbc);
357*4882a593Smuzhiyun if (ecm)
358*4882a593Smuzhiyun iounmap(ecm);
359*4882a593Smuzhiyun if (guts)
360*4882a593Smuzhiyun iounmap(guts);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun of_node_put(law_node);
363*4882a593Smuzhiyun of_node_put(lbc_node);
364*4882a593Smuzhiyun of_node_put(guts_node);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /**
368*4882a593Smuzhiyun * p1022ds_set_pixel_clock: program the DIU's clock
369*4882a593Smuzhiyun *
370*4882a593Smuzhiyun * @pixclock: the wavelength, in picoseconds, of the clock
371*4882a593Smuzhiyun */
p1022ds_set_pixel_clock(unsigned int pixclock)372*4882a593Smuzhiyun void p1022ds_set_pixel_clock(unsigned int pixclock)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun struct device_node *guts_np = NULL;
375*4882a593Smuzhiyun struct ccsr_guts __iomem *guts;
376*4882a593Smuzhiyun unsigned long freq;
377*4882a593Smuzhiyun u64 temp;
378*4882a593Smuzhiyun u32 pxclk;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /* Map the global utilities registers. */
381*4882a593Smuzhiyun guts_np = of_find_compatible_node(NULL, NULL, "fsl,p1022-guts");
382*4882a593Smuzhiyun if (!guts_np) {
383*4882a593Smuzhiyun pr_err("p1022ds: missing global utilities device node\n");
384*4882a593Smuzhiyun return;
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun guts = of_iomap(guts_np, 0);
388*4882a593Smuzhiyun of_node_put(guts_np);
389*4882a593Smuzhiyun if (!guts) {
390*4882a593Smuzhiyun pr_err("p1022ds: could not map global utilities device\n");
391*4882a593Smuzhiyun return;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Convert pixclock from a wavelength to a frequency */
395*4882a593Smuzhiyun temp = 1000000000000ULL;
396*4882a593Smuzhiyun do_div(temp, pixclock);
397*4882a593Smuzhiyun freq = temp;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * 'pxclk' is the ratio of the platform clock to the pixel clock.
401*4882a593Smuzhiyun * This number is programmed into the CLKDVDR register, and the valid
402*4882a593Smuzhiyun * range of values is 2-255.
403*4882a593Smuzhiyun */
404*4882a593Smuzhiyun pxclk = DIV_ROUND_CLOSEST(fsl_get_sys_freq(), freq);
405*4882a593Smuzhiyun pxclk = clamp_t(u32, pxclk, 2, 255);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* Disable the pixel clock, and set it to non-inverted and no delay */
408*4882a593Smuzhiyun clrbits32(&guts->clkdvdr,
409*4882a593Smuzhiyun CLKDVDR_PXCKEN | CLKDVDR_PXCKDLY | CLKDVDR_PXCLK_MASK);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* Enable the clock and set the pxclk */
412*4882a593Smuzhiyun setbits32(&guts->clkdvdr, CLKDVDR_PXCKEN | (pxclk << 16));
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun iounmap(guts);
415*4882a593Smuzhiyun }
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun /**
418*4882a593Smuzhiyun * p1022ds_valid_monitor_port: set the monitor port for sysfs
419*4882a593Smuzhiyun */
420*4882a593Smuzhiyun enum fsl_diu_monitor_port
p1022ds_valid_monitor_port(enum fsl_diu_monitor_port port)421*4882a593Smuzhiyun p1022ds_valid_monitor_port(enum fsl_diu_monitor_port port)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun switch (port) {
424*4882a593Smuzhiyun case FSL_DIU_PORT_DVI:
425*4882a593Smuzhiyun case FSL_DIU_PORT_LVDS:
426*4882a593Smuzhiyun return port;
427*4882a593Smuzhiyun default:
428*4882a593Smuzhiyun return FSL_DIU_PORT_DVI; /* Dual-link LVDS is not supported */
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun }
431*4882a593Smuzhiyun
432*4882a593Smuzhiyun #endif
433*4882a593Smuzhiyun
p1022_ds_pic_init(void)434*4882a593Smuzhiyun void __init p1022_ds_pic_init(void)
435*4882a593Smuzhiyun {
436*4882a593Smuzhiyun struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
437*4882a593Smuzhiyun MPIC_SINGLE_DEST_CPU,
438*4882a593Smuzhiyun 0, 256, " OpenPIC ");
439*4882a593Smuzhiyun BUG_ON(mpic == NULL);
440*4882a593Smuzhiyun mpic_init(mpic);
441*4882a593Smuzhiyun }
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* TRUE if there is a "video=fslfb" command-line parameter. */
446*4882a593Smuzhiyun static bool fslfb;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun * Search for a "video=fslfb" command-line parameter, and set 'fslfb' to
450*4882a593Smuzhiyun * true if we find it.
451*4882a593Smuzhiyun *
452*4882a593Smuzhiyun * We need to use early_param() instead of __setup() because the normal
453*4882a593Smuzhiyun * __setup() gets called to late. However, early_param() gets called very
454*4882a593Smuzhiyun * early, before the device tree is unflattened, so all we can do now is set a
455*4882a593Smuzhiyun * global variable. Later on, p1022_ds_setup_arch() will use that variable
456*4882a593Smuzhiyun * to determine if we need to update the device tree.
457*4882a593Smuzhiyun */
early_video_setup(char * options)458*4882a593Smuzhiyun static int __init early_video_setup(char *options)
459*4882a593Smuzhiyun {
460*4882a593Smuzhiyun fslfb = (strncmp(options, "fslfb:", 6) == 0);
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun return 0;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun early_param("video", early_video_setup);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun #endif
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun /*
469*4882a593Smuzhiyun * Setup the architecture
470*4882a593Smuzhiyun */
p1022_ds_setup_arch(void)471*4882a593Smuzhiyun static void __init p1022_ds_setup_arch(void)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun if (ppc_md.progress)
474*4882a593Smuzhiyun ppc_md.progress("p1022_ds_setup_arch()", 0);
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
477*4882a593Smuzhiyun diu_ops.set_monitor_port = p1022ds_set_monitor_port;
478*4882a593Smuzhiyun diu_ops.set_pixel_clock = p1022ds_set_pixel_clock;
479*4882a593Smuzhiyun diu_ops.valid_monitor_port = p1022ds_valid_monitor_port;
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun /*
482*4882a593Smuzhiyun * Disable the NOR and NAND flash nodes if there is video=fslfb...
483*4882a593Smuzhiyun * command-line parameter. When the DIU is active, the localbus is
484*4882a593Smuzhiyun * unavailable, so we have to disable these nodes before the MTD
485*4882a593Smuzhiyun * driver loads.
486*4882a593Smuzhiyun */
487*4882a593Smuzhiyun if (fslfb) {
488*4882a593Smuzhiyun struct device_node *np =
489*4882a593Smuzhiyun of_find_compatible_node(NULL, NULL, "fsl,p1022-elbc");
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (np) {
492*4882a593Smuzhiyun struct device_node *np2;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun of_node_get(np);
495*4882a593Smuzhiyun np2 = of_find_compatible_node(np, NULL, "cfi-flash");
496*4882a593Smuzhiyun if (np2) {
497*4882a593Smuzhiyun static struct property nor_status = {
498*4882a593Smuzhiyun .name = "status",
499*4882a593Smuzhiyun .value = "disabled",
500*4882a593Smuzhiyun .length = sizeof("disabled"),
501*4882a593Smuzhiyun };
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun /*
504*4882a593Smuzhiyun * of_update_property() is called before
505*4882a593Smuzhiyun * kmalloc() is available, so the 'new' object
506*4882a593Smuzhiyun * should be allocated in the global area.
507*4882a593Smuzhiyun * The easiest way is to do that is to
508*4882a593Smuzhiyun * allocate one static local variable for each
509*4882a593Smuzhiyun * call to this function.
510*4882a593Smuzhiyun */
511*4882a593Smuzhiyun pr_info("p1022ds: disabling %pOF node",
512*4882a593Smuzhiyun np2);
513*4882a593Smuzhiyun of_update_property(np2, &nor_status);
514*4882a593Smuzhiyun of_node_put(np2);
515*4882a593Smuzhiyun }
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun of_node_get(np);
518*4882a593Smuzhiyun np2 = of_find_compatible_node(np, NULL,
519*4882a593Smuzhiyun "fsl,elbc-fcm-nand");
520*4882a593Smuzhiyun if (np2) {
521*4882a593Smuzhiyun static struct property nand_status = {
522*4882a593Smuzhiyun .name = "status",
523*4882a593Smuzhiyun .value = "disabled",
524*4882a593Smuzhiyun .length = sizeof("disabled"),
525*4882a593Smuzhiyun };
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun pr_info("p1022ds: disabling %pOF node",
528*4882a593Smuzhiyun np2);
529*4882a593Smuzhiyun of_update_property(np2, &nand_status);
530*4882a593Smuzhiyun of_node_put(np2);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun of_node_put(np);
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
536*4882a593Smuzhiyun }
537*4882a593Smuzhiyun
538*4882a593Smuzhiyun #endif
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun mpc85xx_smp_init();
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun fsl_pci_assign_primary();
543*4882a593Smuzhiyun
544*4882a593Smuzhiyun swiotlb_detect_4g();
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun pr_info("Freescale P1022 DS reference board\n");
547*4882a593Smuzhiyun }
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun machine_arch_initcall(p1022_ds, mpc85xx_common_publish_devices);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun /*
552*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
553*4882a593Smuzhiyun */
p1022_ds_probe(void)554*4882a593Smuzhiyun static int __init p1022_ds_probe(void)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun return of_machine_is_compatible("fsl,p1022ds");
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
define_machine(p1022_ds)559*4882a593Smuzhiyun define_machine(p1022_ds) {
560*4882a593Smuzhiyun .name = "P1022 DS",
561*4882a593Smuzhiyun .probe = p1022_ds_probe,
562*4882a593Smuzhiyun .setup_arch = p1022_ds_setup_arch,
563*4882a593Smuzhiyun .init_IRQ = p1022_ds_pic_init,
564*4882a593Smuzhiyun #ifdef CONFIG_PCI
565*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
566*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun .get_irq = mpic_get_irq,
569*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
570*4882a593Smuzhiyun .progress = udbg_progress,
571*4882a593Smuzhiyun };
572