1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MPC85xx RDB Board Setup
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright 2009,2012-2013 Freescale Semiconductor Inc.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/stddef.h>
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/pci.h>
11*4882a593Smuzhiyun #include <linux/kdev_t.h>
12*4882a593Smuzhiyun #include <linux/delay.h>
13*4882a593Smuzhiyun #include <linux/seq_file.h>
14*4882a593Smuzhiyun #include <linux/interrupt.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/fsl/guts.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <asm/time.h>
19*4882a593Smuzhiyun #include <asm/machdep.h>
20*4882a593Smuzhiyun #include <asm/pci-bridge.h>
21*4882a593Smuzhiyun #include <mm/mmu_decl.h>
22*4882a593Smuzhiyun #include <asm/prom.h>
23*4882a593Smuzhiyun #include <asm/udbg.h>
24*4882a593Smuzhiyun #include <asm/mpic.h>
25*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
28*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
29*4882a593Smuzhiyun #include "smp.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #include "mpc85xx.h"
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #undef DEBUG
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef DEBUG
36*4882a593Smuzhiyun #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define DBG(fmt, args...)
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun
mpc85xx_rdb_pic_init(void)42*4882a593Smuzhiyun void __init mpc85xx_rdb_pic_init(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct mpic *mpic;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,MPC85XXRDB-CAMP")) {
47*4882a593Smuzhiyun mpic = mpic_alloc(NULL, 0, MPIC_NO_RESET |
48*4882a593Smuzhiyun MPIC_BIG_ENDIAN |
49*4882a593Smuzhiyun MPIC_SINGLE_DEST_CPU,
50*4882a593Smuzhiyun 0, 256, " OpenPIC ");
51*4882a593Smuzhiyun } else {
52*4882a593Smuzhiyun mpic = mpic_alloc(NULL, 0,
53*4882a593Smuzhiyun MPIC_BIG_ENDIAN |
54*4882a593Smuzhiyun MPIC_SINGLE_DEST_CPU,
55*4882a593Smuzhiyun 0, 256, " OpenPIC ");
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun BUG_ON(mpic == NULL);
59*4882a593Smuzhiyun mpic_init(mpic);
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * Setup the architecture
64*4882a593Smuzhiyun */
mpc85xx_rdb_setup_arch(void)65*4882a593Smuzhiyun static void __init mpc85xx_rdb_setup_arch(void)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun if (ppc_md.progress)
68*4882a593Smuzhiyun ppc_md.progress("mpc85xx_rdb_setup_arch()", 0);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun mpc85xx_smp_init();
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun fsl_pci_assign_primary();
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
75*4882a593Smuzhiyun mpc85xx_qe_par_io_init();
76*4882a593Smuzhiyun #if defined(CONFIG_UCC_GETH) || defined(CONFIG_SERIAL_QE)
77*4882a593Smuzhiyun if (machine_is(p1025_rdb)) {
78*4882a593Smuzhiyun struct device_node *np;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun struct ccsr_guts __iomem *guts;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun np = of_find_node_by_name(NULL, "global-utilities");
83*4882a593Smuzhiyun if (np) {
84*4882a593Smuzhiyun guts = of_iomap(np, 0);
85*4882a593Smuzhiyun if (!guts) {
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun pr_err("mpc85xx-rdb: could not map global utilities register\n");
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun } else {
90*4882a593Smuzhiyun /* P1025 has pins muxed for QE and other functions. To
91*4882a593Smuzhiyun * enable QE UEC mode, we need to set bit QE0 for UCC1
92*4882a593Smuzhiyun * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
93*4882a593Smuzhiyun * and QE12 for QE MII management singals in PMUXCR
94*4882a593Smuzhiyun * register.
95*4882a593Smuzhiyun */
96*4882a593Smuzhiyun setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
97*4882a593Smuzhiyun MPC85xx_PMUXCR_QE(3) |
98*4882a593Smuzhiyun MPC85xx_PMUXCR_QE(9) |
99*4882a593Smuzhiyun MPC85xx_PMUXCR_QE(12));
100*4882a593Smuzhiyun iounmap(guts);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun of_node_put(np);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun #endif
107*4882a593Smuzhiyun #endif /* CONFIG_QUICC_ENGINE */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun printk(KERN_INFO "MPC85xx RDB board from Freescale Semiconductor\n");
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun machine_arch_initcall(p2020_rdb, mpc85xx_common_publish_devices);
113*4882a593Smuzhiyun machine_arch_initcall(p2020_rdb_pc, mpc85xx_common_publish_devices);
114*4882a593Smuzhiyun machine_arch_initcall(p1020_mbg_pc, mpc85xx_common_publish_devices);
115*4882a593Smuzhiyun machine_arch_initcall(p1020_rdb, mpc85xx_common_publish_devices);
116*4882a593Smuzhiyun machine_arch_initcall(p1020_rdb_pc, mpc85xx_common_publish_devices);
117*4882a593Smuzhiyun machine_arch_initcall(p1020_rdb_pd, mpc85xx_common_publish_devices);
118*4882a593Smuzhiyun machine_arch_initcall(p1020_utm_pc, mpc85xx_common_publish_devices);
119*4882a593Smuzhiyun machine_arch_initcall(p1021_rdb_pc, mpc85xx_common_publish_devices);
120*4882a593Smuzhiyun machine_arch_initcall(p1025_rdb, mpc85xx_common_publish_devices);
121*4882a593Smuzhiyun machine_arch_initcall(p1024_rdb, mpc85xx_common_publish_devices);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
125*4882a593Smuzhiyun */
p2020_rdb_probe(void)126*4882a593Smuzhiyun static int __init p2020_rdb_probe(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,P2020RDB"))
129*4882a593Smuzhiyun return 1;
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
p1020_rdb_probe(void)133*4882a593Smuzhiyun static int __init p1020_rdb_probe(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,P1020RDB"))
136*4882a593Smuzhiyun return 1;
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
p1020_rdb_pc_probe(void)140*4882a593Smuzhiyun static int __init p1020_rdb_pc_probe(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun return of_machine_is_compatible("fsl,P1020RDB-PC");
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
p1020_rdb_pd_probe(void)145*4882a593Smuzhiyun static int __init p1020_rdb_pd_probe(void)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun return of_machine_is_compatible("fsl,P1020RDB-PD");
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
p1021_rdb_pc_probe(void)150*4882a593Smuzhiyun static int __init p1021_rdb_pc_probe(void)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,P1021RDB-PC"))
153*4882a593Smuzhiyun return 1;
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
p2020_rdb_pc_probe(void)157*4882a593Smuzhiyun static int __init p2020_rdb_pc_probe(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,P2020RDB-PC"))
160*4882a593Smuzhiyun return 1;
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
p1025_rdb_probe(void)164*4882a593Smuzhiyun static int __init p1025_rdb_probe(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return of_machine_is_compatible("fsl,P1025RDB");
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
p1020_mbg_pc_probe(void)169*4882a593Smuzhiyun static int __init p1020_mbg_pc_probe(void)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun return of_machine_is_compatible("fsl,P1020MBG-PC");
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
p1020_utm_pc_probe(void)174*4882a593Smuzhiyun static int __init p1020_utm_pc_probe(void)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun return of_machine_is_compatible("fsl,P1020UTM-PC");
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
p1024_rdb_probe(void)179*4882a593Smuzhiyun static int __init p1024_rdb_probe(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun return of_machine_is_compatible("fsl,P1024RDB");
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
define_machine(p2020_rdb)184*4882a593Smuzhiyun define_machine(p2020_rdb) {
185*4882a593Smuzhiyun .name = "P2020 RDB",
186*4882a593Smuzhiyun .probe = p2020_rdb_probe,
187*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
188*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
189*4882a593Smuzhiyun #ifdef CONFIG_PCI
190*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
191*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
192*4882a593Smuzhiyun #endif
193*4882a593Smuzhiyun .get_irq = mpic_get_irq,
194*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
195*4882a593Smuzhiyun .progress = udbg_progress,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun
define_machine(p1020_rdb)198*4882a593Smuzhiyun define_machine(p1020_rdb) {
199*4882a593Smuzhiyun .name = "P1020 RDB",
200*4882a593Smuzhiyun .probe = p1020_rdb_probe,
201*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
202*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
203*4882a593Smuzhiyun #ifdef CONFIG_PCI
204*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
205*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun .get_irq = mpic_get_irq,
208*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
209*4882a593Smuzhiyun .progress = udbg_progress,
210*4882a593Smuzhiyun };
211*4882a593Smuzhiyun
define_machine(p1021_rdb_pc)212*4882a593Smuzhiyun define_machine(p1021_rdb_pc) {
213*4882a593Smuzhiyun .name = "P1021 RDB-PC",
214*4882a593Smuzhiyun .probe = p1021_rdb_pc_probe,
215*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
216*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
217*4882a593Smuzhiyun #ifdef CONFIG_PCI
218*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
219*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
220*4882a593Smuzhiyun #endif
221*4882a593Smuzhiyun .get_irq = mpic_get_irq,
222*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
223*4882a593Smuzhiyun .progress = udbg_progress,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
define_machine(p2020_rdb_pc)226*4882a593Smuzhiyun define_machine(p2020_rdb_pc) {
227*4882a593Smuzhiyun .name = "P2020RDB-PC",
228*4882a593Smuzhiyun .probe = p2020_rdb_pc_probe,
229*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
230*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
231*4882a593Smuzhiyun #ifdef CONFIG_PCI
232*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
233*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
234*4882a593Smuzhiyun #endif
235*4882a593Smuzhiyun .get_irq = mpic_get_irq,
236*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
237*4882a593Smuzhiyun .progress = udbg_progress,
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun
define_machine(p1025_rdb)240*4882a593Smuzhiyun define_machine(p1025_rdb) {
241*4882a593Smuzhiyun .name = "P1025 RDB",
242*4882a593Smuzhiyun .probe = p1025_rdb_probe,
243*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
244*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
245*4882a593Smuzhiyun #ifdef CONFIG_PCI
246*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
247*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun .get_irq = mpic_get_irq,
250*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
251*4882a593Smuzhiyun .progress = udbg_progress,
252*4882a593Smuzhiyun };
253*4882a593Smuzhiyun
define_machine(p1020_mbg_pc)254*4882a593Smuzhiyun define_machine(p1020_mbg_pc) {
255*4882a593Smuzhiyun .name = "P1020 MBG-PC",
256*4882a593Smuzhiyun .probe = p1020_mbg_pc_probe,
257*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
258*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
259*4882a593Smuzhiyun #ifdef CONFIG_PCI
260*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
261*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
262*4882a593Smuzhiyun #endif
263*4882a593Smuzhiyun .get_irq = mpic_get_irq,
264*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
265*4882a593Smuzhiyun .progress = udbg_progress,
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
define_machine(p1020_utm_pc)268*4882a593Smuzhiyun define_machine(p1020_utm_pc) {
269*4882a593Smuzhiyun .name = "P1020 UTM-PC",
270*4882a593Smuzhiyun .probe = p1020_utm_pc_probe,
271*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
272*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
273*4882a593Smuzhiyun #ifdef CONFIG_PCI
274*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
275*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun .get_irq = mpic_get_irq,
278*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
279*4882a593Smuzhiyun .progress = udbg_progress,
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
define_machine(p1020_rdb_pc)282*4882a593Smuzhiyun define_machine(p1020_rdb_pc) {
283*4882a593Smuzhiyun .name = "P1020RDB-PC",
284*4882a593Smuzhiyun .probe = p1020_rdb_pc_probe,
285*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
286*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
287*4882a593Smuzhiyun #ifdef CONFIG_PCI
288*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
289*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
290*4882a593Smuzhiyun #endif
291*4882a593Smuzhiyun .get_irq = mpic_get_irq,
292*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
293*4882a593Smuzhiyun .progress = udbg_progress,
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
define_machine(p1020_rdb_pd)296*4882a593Smuzhiyun define_machine(p1020_rdb_pd) {
297*4882a593Smuzhiyun .name = "P1020RDB-PD",
298*4882a593Smuzhiyun .probe = p1020_rdb_pd_probe,
299*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
300*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
301*4882a593Smuzhiyun #ifdef CONFIG_PCI
302*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
303*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
304*4882a593Smuzhiyun #endif
305*4882a593Smuzhiyun .get_irq = mpic_get_irq,
306*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
307*4882a593Smuzhiyun .progress = udbg_progress,
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
define_machine(p1024_rdb)310*4882a593Smuzhiyun define_machine(p1024_rdb) {
311*4882a593Smuzhiyun .name = "P1024 RDB",
312*4882a593Smuzhiyun .probe = p1024_rdb_probe,
313*4882a593Smuzhiyun .setup_arch = mpc85xx_rdb_setup_arch,
314*4882a593Smuzhiyun .init_IRQ = mpc85xx_rdb_pic_init,
315*4882a593Smuzhiyun #ifdef CONFIG_PCI
316*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
317*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun .get_irq = mpic_get_irq,
320*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
321*4882a593Smuzhiyun .progress = udbg_progress,
322*4882a593Smuzhiyun };
323