xref: /OK3568_Linux_fs/kernel/arch/powerpc/platforms/85xx/mpc85xx_mds.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2006-2010, 2012-2013 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun  * All rights reserved.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Andy Fleming <afleming@freescale.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on 83xx/mpc8360e_pb.c by:
9*4882a593Smuzhiyun  *	   Li Yang <LeoLi@freescale.com>
10*4882a593Smuzhiyun  *	   Yin Olivia <Hong-hua.Yin@freescale.com>
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Description:
13*4882a593Smuzhiyun  * MPC85xx MDS board specific routines.
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <linux/stddef.h>
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <linux/reboot.h>
21*4882a593Smuzhiyun #include <linux/pci.h>
22*4882a593Smuzhiyun #include <linux/kdev_t.h>
23*4882a593Smuzhiyun #include <linux/major.h>
24*4882a593Smuzhiyun #include <linux/console.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/seq_file.h>
27*4882a593Smuzhiyun #include <linux/initrd.h>
28*4882a593Smuzhiyun #include <linux/fsl_devices.h>
29*4882a593Smuzhiyun #include <linux/of_platform.h>
30*4882a593Smuzhiyun #include <linux/of_device.h>
31*4882a593Smuzhiyun #include <linux/phy.h>
32*4882a593Smuzhiyun #include <linux/memblock.h>
33*4882a593Smuzhiyun #include <linux/fsl/guts.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <linux/atomic.h>
36*4882a593Smuzhiyun #include <asm/time.h>
37*4882a593Smuzhiyun #include <asm/io.h>
38*4882a593Smuzhiyun #include <asm/machdep.h>
39*4882a593Smuzhiyun #include <asm/pci-bridge.h>
40*4882a593Smuzhiyun #include <asm/irq.h>
41*4882a593Smuzhiyun #include <mm/mmu_decl.h>
42*4882a593Smuzhiyun #include <asm/prom.h>
43*4882a593Smuzhiyun #include <asm/udbg.h>
44*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
45*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
46*4882a593Smuzhiyun #include <soc/fsl/qe/qe.h>
47*4882a593Smuzhiyun #include <asm/mpic.h>
48*4882a593Smuzhiyun #include <asm/swiotlb.h>
49*4882a593Smuzhiyun #include "smp.h"
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun #include "mpc85xx.h"
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #undef DEBUG
54*4882a593Smuzhiyun #ifdef DEBUG
55*4882a593Smuzhiyun #define DBG(fmt...) udbg_printf(fmt)
56*4882a593Smuzhiyun #else
57*4882a593Smuzhiyun #define DBG(fmt...)
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_PHYLIB)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define MV88E1111_SCR	0x10
63*4882a593Smuzhiyun #define MV88E1111_SCR_125CLK	0x0010
mpc8568_fixup_125_clock(struct phy_device * phydev)64*4882a593Smuzhiyun static int mpc8568_fixup_125_clock(struct phy_device *phydev)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	int scr;
67*4882a593Smuzhiyun 	int err;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* Workaround for the 125 CLK Toggle */
70*4882a593Smuzhiyun 	scr = phy_read(phydev, MV88E1111_SCR);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	if (scr < 0)
73*4882a593Smuzhiyun 		return scr;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (err)
78*4882a593Smuzhiyun 		return err;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	err = phy_write(phydev, MII_BMCR, BMCR_RESET);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	if (err)
83*4882a593Smuzhiyun 		return err;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	scr = phy_read(phydev, MV88E1111_SCR);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (scr < 0)
88*4882a593Smuzhiyun 		return scr;
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	return err;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun 
mpc8568_mds_phy_fixups(struct phy_device * phydev)95*4882a593Smuzhiyun static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	int temp;
98*4882a593Smuzhiyun 	int err;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Errata */
101*4882a593Smuzhiyun 	err = phy_write(phydev,29, 0x0006);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	if (err)
104*4882a593Smuzhiyun 		return err;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	temp = phy_read(phydev, 30);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	if (temp < 0)
109*4882a593Smuzhiyun 		return temp;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	temp = (temp & (~0x8000)) | 0x4000;
112*4882a593Smuzhiyun 	err = phy_write(phydev,30, temp);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	if (err)
115*4882a593Smuzhiyun 		return err;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	err = phy_write(phydev,29, 0x000a);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	if (err)
120*4882a593Smuzhiyun 		return err;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	temp = phy_read(phydev, 30);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	if (temp < 0)
125*4882a593Smuzhiyun 		return temp;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	temp = phy_read(phydev, 30);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (temp < 0)
130*4882a593Smuzhiyun 		return temp;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	temp &= ~0x0020;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	err = phy_write(phydev,30,temp);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	if (err)
137*4882a593Smuzhiyun 		return err;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	/* Disable automatic MDI/MDIX selection */
140*4882a593Smuzhiyun 	temp = phy_read(phydev, 16);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (temp < 0)
143*4882a593Smuzhiyun 		return temp;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	temp &= ~0x0060;
146*4882a593Smuzhiyun 	err = phy_write(phydev,16,temp);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return err;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #endif
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun /* ************************************************************************
154*4882a593Smuzhiyun  *
155*4882a593Smuzhiyun  * Setup the architecture
156*4882a593Smuzhiyun  *
157*4882a593Smuzhiyun  */
158*4882a593Smuzhiyun #ifdef CONFIG_QUICC_ENGINE
mpc85xx_mds_reset_ucc_phys(void)159*4882a593Smuzhiyun static void __init mpc85xx_mds_reset_ucc_phys(void)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun 	struct device_node *np;
162*4882a593Smuzhiyun 	static u8 __iomem *bcsr_regs;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Map BCSR area */
165*4882a593Smuzhiyun 	np = of_find_node_by_name(NULL, "bcsr");
166*4882a593Smuzhiyun 	if (!np)
167*4882a593Smuzhiyun 		return;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	bcsr_regs = of_iomap(np, 0);
170*4882a593Smuzhiyun 	of_node_put(np);
171*4882a593Smuzhiyun 	if (!bcsr_regs)
172*4882a593Smuzhiyun 		return;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	if (machine_is(mpc8568_mds)) {
175*4882a593Smuzhiyun #define BCSR_UCC1_GETH_EN	(0x1 << 7)
176*4882a593Smuzhiyun #define BCSR_UCC2_GETH_EN	(0x1 << 7)
177*4882a593Smuzhiyun #define BCSR_UCC1_MODE_MSK	(0x3 << 4)
178*4882a593Smuzhiyun #define BCSR_UCC2_MODE_MSK	(0x3 << 0)
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 		/* Turn off UCC1 & UCC2 */
181*4882a593Smuzhiyun 		clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
182*4882a593Smuzhiyun 		clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		/* Mode is RGMII, all bits clear */
185*4882a593Smuzhiyun 		clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
186*4882a593Smuzhiyun 					 BCSR_UCC2_MODE_MSK);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 		/* Turn UCC1 & UCC2 on */
189*4882a593Smuzhiyun 		setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
190*4882a593Smuzhiyun 		setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
191*4882a593Smuzhiyun 	} else if (machine_is(mpc8569_mds)) {
192*4882a593Smuzhiyun #define BCSR7_UCC12_GETHnRST	(0x1 << 2)
193*4882a593Smuzhiyun #define BCSR8_UEM_MARVELL_RST	(0x1 << 1)
194*4882a593Smuzhiyun #define BCSR_UCC_RGMII		(0x1 << 6)
195*4882a593Smuzhiyun #define BCSR_UCC_RTBI		(0x1 << 5)
196*4882a593Smuzhiyun 		/*
197*4882a593Smuzhiyun 		 * U-Boot mangles interrupt polarity for Marvell PHYs,
198*4882a593Smuzhiyun 		 * so reset built-in and UEM Marvell PHYs, this puts
199*4882a593Smuzhiyun 		 * the PHYs into their normal state.
200*4882a593Smuzhiyun 		 */
201*4882a593Smuzhiyun 		clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
202*4882a593Smuzhiyun 		setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
205*4882a593Smuzhiyun 		clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		for_each_compatible_node(np, "network", "ucc_geth") {
208*4882a593Smuzhiyun 			const unsigned int *prop;
209*4882a593Smuzhiyun 			int ucc_num;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 			prop = of_get_property(np, "cell-index", NULL);
212*4882a593Smuzhiyun 			if (prop == NULL)
213*4882a593Smuzhiyun 				continue;
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 			ucc_num = *prop - 1;
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 			prop = of_get_property(np, "phy-connection-type", NULL);
218*4882a593Smuzhiyun 			if (prop == NULL)
219*4882a593Smuzhiyun 				continue;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 			if (strcmp("rtbi", (const char *)prop) == 0)
222*4882a593Smuzhiyun 				clrsetbits_8(&bcsr_regs[7 + ucc_num],
223*4882a593Smuzhiyun 					BCSR_UCC_RGMII, BCSR_UCC_RTBI);
224*4882a593Smuzhiyun 		}
225*4882a593Smuzhiyun 	} else if (machine_is(p1021_mds)) {
226*4882a593Smuzhiyun #define BCSR11_ENET_MICRST     (0x1 << 5)
227*4882a593Smuzhiyun 		/* Reset Micrel PHY */
228*4882a593Smuzhiyun 		clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
229*4882a593Smuzhiyun 		setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
230*4882a593Smuzhiyun 	}
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	iounmap(bcsr_regs);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
mpc85xx_mds_qe_init(void)235*4882a593Smuzhiyun static void __init mpc85xx_mds_qe_init(void)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	struct device_node *np;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	mpc85xx_qe_par_io_init();
240*4882a593Smuzhiyun 	mpc85xx_mds_reset_ucc_phys();
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (machine_is(p1021_mds)) {
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		struct ccsr_guts __iomem *guts;
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 		np = of_find_node_by_name(NULL, "global-utilities");
247*4882a593Smuzhiyun 		if (np) {
248*4882a593Smuzhiyun 			guts = of_iomap(np, 0);
249*4882a593Smuzhiyun 			if (!guts)
250*4882a593Smuzhiyun 				pr_err("mpc85xx-rdb: could not map global utilities register\n");
251*4882a593Smuzhiyun 			else{
252*4882a593Smuzhiyun 			/* P1021 has pins muxed for QE and other functions. To
253*4882a593Smuzhiyun 			 * enable QE UEC mode, we need to set bit QE0 for UCC1
254*4882a593Smuzhiyun 			 * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
255*4882a593Smuzhiyun 			 * and QE12 for QE MII management signals in PMUXCR
256*4882a593Smuzhiyun 			 * register.
257*4882a593Smuzhiyun 			 */
258*4882a593Smuzhiyun 				setbits32(&guts->pmuxcr, MPC85xx_PMUXCR_QE(0) |
259*4882a593Smuzhiyun 						  MPC85xx_PMUXCR_QE(3) |
260*4882a593Smuzhiyun 						  MPC85xx_PMUXCR_QE(9) |
261*4882a593Smuzhiyun 						  MPC85xx_PMUXCR_QE(12));
262*4882a593Smuzhiyun 				iounmap(guts);
263*4882a593Smuzhiyun 			}
264*4882a593Smuzhiyun 			of_node_put(np);
265*4882a593Smuzhiyun 		}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	}
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun #else
mpc85xx_mds_qe_init(void)271*4882a593Smuzhiyun static void __init mpc85xx_mds_qe_init(void) { }
272*4882a593Smuzhiyun #endif	/* CONFIG_QUICC_ENGINE */
273*4882a593Smuzhiyun 
mpc85xx_mds_setup_arch(void)274*4882a593Smuzhiyun static void __init mpc85xx_mds_setup_arch(void)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	if (ppc_md.progress)
277*4882a593Smuzhiyun 		ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	mpc85xx_smp_init();
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 	mpc85xx_mds_qe_init();
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	fsl_pci_assign_primary();
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	swiotlb_detect_4g();
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun #if IS_BUILTIN(CONFIG_PHYLIB)
289*4882a593Smuzhiyun 
board_fixups(void)290*4882a593Smuzhiyun static int __init board_fixups(void)
291*4882a593Smuzhiyun {
292*4882a593Smuzhiyun 	char phy_id[20];
293*4882a593Smuzhiyun 	char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
294*4882a593Smuzhiyun 	struct device_node *mdio;
295*4882a593Smuzhiyun 	struct resource res;
296*4882a593Smuzhiyun 	int i;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
299*4882a593Smuzhiyun 		mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 		of_address_to_resource(mdio, 0, &res);
302*4882a593Smuzhiyun 		snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
303*4882a593Smuzhiyun 			(unsigned long long)res.start, 1);
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 		phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
306*4882a593Smuzhiyun 		phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		/* Register a workaround for errata */
309*4882a593Smuzhiyun 		snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
310*4882a593Smuzhiyun 			(unsigned long long)res.start, 7);
311*4882a593Smuzhiyun 		phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 		of_node_put(mdio);
314*4882a593Smuzhiyun 	}
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	return 0;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun machine_arch_initcall(mpc8568_mds, board_fixups);
320*4882a593Smuzhiyun machine_arch_initcall(mpc8569_mds, board_fixups);
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun #endif
323*4882a593Smuzhiyun 
mpc85xx_publish_devices(void)324*4882a593Smuzhiyun static int __init mpc85xx_publish_devices(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	return mpc85xx_common_publish_devices();
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun machine_arch_initcall(mpc8568_mds, mpc85xx_publish_devices);
330*4882a593Smuzhiyun machine_arch_initcall(mpc8569_mds, mpc85xx_publish_devices);
331*4882a593Smuzhiyun machine_arch_initcall(p1021_mds, mpc85xx_common_publish_devices);
332*4882a593Smuzhiyun 
mpc85xx_mds_pic_init(void)333*4882a593Smuzhiyun static void __init mpc85xx_mds_pic_init(void)
334*4882a593Smuzhiyun {
335*4882a593Smuzhiyun 	struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN |
336*4882a593Smuzhiyun 			MPIC_SINGLE_DEST_CPU,
337*4882a593Smuzhiyun 			0, 256, " OpenPIC  ");
338*4882a593Smuzhiyun 	BUG_ON(mpic == NULL);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	mpic_init(mpic);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
mpc85xx_mds_probe(void)343*4882a593Smuzhiyun static int __init mpc85xx_mds_probe(void)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun 	return of_machine_is_compatible("MPC85xxMDS");
346*4882a593Smuzhiyun }
347*4882a593Smuzhiyun 
define_machine(mpc8568_mds)348*4882a593Smuzhiyun define_machine(mpc8568_mds) {
349*4882a593Smuzhiyun 	.name		= "MPC8568 MDS",
350*4882a593Smuzhiyun 	.probe		= mpc85xx_mds_probe,
351*4882a593Smuzhiyun 	.setup_arch	= mpc85xx_mds_setup_arch,
352*4882a593Smuzhiyun 	.init_IRQ	= mpc85xx_mds_pic_init,
353*4882a593Smuzhiyun 	.get_irq	= mpic_get_irq,
354*4882a593Smuzhiyun 	.calibrate_decr	= generic_calibrate_decr,
355*4882a593Smuzhiyun 	.progress	= udbg_progress,
356*4882a593Smuzhiyun #ifdef CONFIG_PCI
357*4882a593Smuzhiyun 	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
358*4882a593Smuzhiyun 	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun 
mpc8569_mds_probe(void)362*4882a593Smuzhiyun static int __init mpc8569_mds_probe(void)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	return of_machine_is_compatible("fsl,MPC8569EMDS");
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
define_machine(mpc8569_mds)367*4882a593Smuzhiyun define_machine(mpc8569_mds) {
368*4882a593Smuzhiyun 	.name		= "MPC8569 MDS",
369*4882a593Smuzhiyun 	.probe		= mpc8569_mds_probe,
370*4882a593Smuzhiyun 	.setup_arch	= mpc85xx_mds_setup_arch,
371*4882a593Smuzhiyun 	.init_IRQ	= mpc85xx_mds_pic_init,
372*4882a593Smuzhiyun 	.get_irq	= mpic_get_irq,
373*4882a593Smuzhiyun 	.calibrate_decr	= generic_calibrate_decr,
374*4882a593Smuzhiyun 	.progress	= udbg_progress,
375*4882a593Smuzhiyun #ifdef CONFIG_PCI
376*4882a593Smuzhiyun 	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
377*4882a593Smuzhiyun 	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun };
380*4882a593Smuzhiyun 
p1021_mds_probe(void)381*4882a593Smuzhiyun static int __init p1021_mds_probe(void)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun 	return of_machine_is_compatible("fsl,P1021MDS");
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun 
define_machine(p1021_mds)387*4882a593Smuzhiyun define_machine(p1021_mds) {
388*4882a593Smuzhiyun 	.name		= "P1021 MDS",
389*4882a593Smuzhiyun 	.probe		= p1021_mds_probe,
390*4882a593Smuzhiyun 	.setup_arch	= mpc85xx_mds_setup_arch,
391*4882a593Smuzhiyun 	.init_IRQ	= mpc85xx_mds_pic_init,
392*4882a593Smuzhiyun 	.get_irq	= mpic_get_irq,
393*4882a593Smuzhiyun 	.calibrate_decr	= generic_calibrate_decr,
394*4882a593Smuzhiyun 	.progress	= udbg_progress,
395*4882a593Smuzhiyun #ifdef CONFIG_PCI
396*4882a593Smuzhiyun 	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
397*4882a593Smuzhiyun 	.pcibios_fixup_phb      = fsl_pcibios_fixup_phb,
398*4882a593Smuzhiyun #endif
399*4882a593Smuzhiyun };
400