1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MPC85xx DS Board Setup
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Author Xianghua Xiao (x.xiao@freescale.com)
6*4882a593Smuzhiyun * Roy Zang <tie-fei.zang@freescale.com>
7*4882a593Smuzhiyun * - Add PCI/PCI Exprees support
8*4882a593Smuzhiyun * Copyright 2007 Freescale Semiconductor Inc.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <linux/stddef.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/pci.h>
14*4882a593Smuzhiyun #include <linux/kdev_t.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/seq_file.h>
17*4882a593Smuzhiyun #include <linux/interrupt.h>
18*4882a593Smuzhiyun #include <linux/of_platform.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #include <asm/time.h>
21*4882a593Smuzhiyun #include <asm/machdep.h>
22*4882a593Smuzhiyun #include <asm/pci-bridge.h>
23*4882a593Smuzhiyun #include <mm/mmu_decl.h>
24*4882a593Smuzhiyun #include <asm/prom.h>
25*4882a593Smuzhiyun #include <asm/udbg.h>
26*4882a593Smuzhiyun #include <asm/mpic.h>
27*4882a593Smuzhiyun #include <asm/i8259.h>
28*4882a593Smuzhiyun #include <asm/swiotlb.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
31*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
32*4882a593Smuzhiyun #include "smp.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "mpc85xx.h"
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #undef DEBUG
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #ifdef DEBUG
39*4882a593Smuzhiyun #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
40*4882a593Smuzhiyun #else
41*4882a593Smuzhiyun #define DBG(fmt, args...)
42*4882a593Smuzhiyun #endif
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #ifdef CONFIG_PPC_I8259
mpc85xx_8259_cascade(struct irq_desc * desc)45*4882a593Smuzhiyun static void mpc85xx_8259_cascade(struct irq_desc *desc)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct irq_chip *chip = irq_desc_get_chip(desc);
48*4882a593Smuzhiyun unsigned int cascade_irq = i8259_irq();
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun if (cascade_irq) {
51*4882a593Smuzhiyun generic_handle_irq(cascade_irq);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun chip->irq_eoi(&desc->irq_data);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun #endif /* CONFIG_PPC_I8259 */
56*4882a593Smuzhiyun
mpc85xx_ds_pic_init(void)57*4882a593Smuzhiyun void __init mpc85xx_ds_pic_init(void)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct mpic *mpic;
60*4882a593Smuzhiyun #ifdef CONFIG_PPC_I8259
61*4882a593Smuzhiyun struct device_node *np;
62*4882a593Smuzhiyun struct device_node *cascade_node = NULL;
63*4882a593Smuzhiyun int cascade_irq;
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun if (of_machine_is_compatible("fsl,MPC8572DS-CAMP")) {
66*4882a593Smuzhiyun mpic = mpic_alloc(NULL, 0,
67*4882a593Smuzhiyun MPIC_NO_RESET |
68*4882a593Smuzhiyun MPIC_BIG_ENDIAN |
69*4882a593Smuzhiyun MPIC_SINGLE_DEST_CPU,
70*4882a593Smuzhiyun 0, 256, " OpenPIC ");
71*4882a593Smuzhiyun } else {
72*4882a593Smuzhiyun mpic = mpic_alloc(NULL, 0,
73*4882a593Smuzhiyun MPIC_BIG_ENDIAN |
74*4882a593Smuzhiyun MPIC_SINGLE_DEST_CPU,
75*4882a593Smuzhiyun 0, 256, " OpenPIC ");
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun BUG_ON(mpic == NULL);
79*4882a593Smuzhiyun mpic_init(mpic);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #ifdef CONFIG_PPC_I8259
82*4882a593Smuzhiyun /* Initialize the i8259 controller */
83*4882a593Smuzhiyun for_each_node_by_type(np, "interrupt-controller")
84*4882a593Smuzhiyun if (of_device_is_compatible(np, "chrp,iic")) {
85*4882a593Smuzhiyun cascade_node = np;
86*4882a593Smuzhiyun break;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun if (cascade_node == NULL) {
90*4882a593Smuzhiyun printk(KERN_DEBUG "Could not find i8259 PIC\n");
91*4882a593Smuzhiyun return;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun cascade_irq = irq_of_parse_and_map(cascade_node, 0);
95*4882a593Smuzhiyun if (!cascade_irq) {
96*4882a593Smuzhiyun printk(KERN_ERR "Failed to map cascade interrupt\n");
97*4882a593Smuzhiyun return;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun DBG("mpc85xxds: cascade mapped to irq %d\n", cascade_irq);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun i8259_init(cascade_node, 0);
103*4882a593Smuzhiyun of_node_put(cascade_node);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun irq_set_chained_handler(cascade_irq, mpc85xx_8259_cascade);
106*4882a593Smuzhiyun #endif /* CONFIG_PPC_I8259 */
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #ifdef CONFIG_PCI
110*4882a593Smuzhiyun extern int uli_exclude_device(struct pci_controller *hose,
111*4882a593Smuzhiyun u_char bus, u_char devfn);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun static struct device_node *pci_with_uli;
114*4882a593Smuzhiyun
mpc85xx_exclude_device(struct pci_controller * hose,u_char bus,u_char devfn)115*4882a593Smuzhiyun static int mpc85xx_exclude_device(struct pci_controller *hose,
116*4882a593Smuzhiyun u_char bus, u_char devfn)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun if (hose->dn == pci_with_uli)
119*4882a593Smuzhiyun return uli_exclude_device(hose, bus, devfn);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun #endif /* CONFIG_PCI */
124*4882a593Smuzhiyun
mpc85xx_ds_uli_init(void)125*4882a593Smuzhiyun static void __init mpc85xx_ds_uli_init(void)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun #ifdef CONFIG_PCI
128*4882a593Smuzhiyun struct device_node *node;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* See if we have a ULI under the primary */
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun node = of_find_node_by_name(NULL, "uli1575");
133*4882a593Smuzhiyun while ((pci_with_uli = of_get_parent(node))) {
134*4882a593Smuzhiyun of_node_put(node);
135*4882a593Smuzhiyun node = pci_with_uli;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (pci_with_uli == fsl_pci_primary) {
138*4882a593Smuzhiyun ppc_md.pci_exclude_device = mpc85xx_exclude_device;
139*4882a593Smuzhiyun break;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * Setup the architecture
147*4882a593Smuzhiyun */
mpc85xx_ds_setup_arch(void)148*4882a593Smuzhiyun static void __init mpc85xx_ds_setup_arch(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun if (ppc_md.progress)
151*4882a593Smuzhiyun ppc_md.progress("mpc85xx_ds_setup_arch()", 0);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun swiotlb_detect_4g();
154*4882a593Smuzhiyun fsl_pci_assign_primary();
155*4882a593Smuzhiyun mpc85xx_ds_uli_init();
156*4882a593Smuzhiyun mpc85xx_smp_init();
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun printk("MPC85xx DS board from Freescale Semiconductor\n");
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /*
162*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
163*4882a593Smuzhiyun */
mpc8544_ds_probe(void)164*4882a593Smuzhiyun static int __init mpc8544_ds_probe(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return !!of_machine_is_compatible("MPC8544DS");
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun machine_arch_initcall(mpc8544_ds, mpc85xx_common_publish_devices);
170*4882a593Smuzhiyun machine_arch_initcall(mpc8572_ds, mpc85xx_common_publish_devices);
171*4882a593Smuzhiyun machine_arch_initcall(p2020_ds, mpc85xx_common_publish_devices);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /*
174*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
175*4882a593Smuzhiyun */
mpc8572_ds_probe(void)176*4882a593Smuzhiyun static int __init mpc8572_ds_probe(void)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun return !!of_machine_is_compatible("fsl,MPC8572DS");
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
183*4882a593Smuzhiyun */
p2020_ds_probe(void)184*4882a593Smuzhiyun static int __init p2020_ds_probe(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun return !!of_machine_is_compatible("fsl,P2020DS");
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
define_machine(mpc8544_ds)189*4882a593Smuzhiyun define_machine(mpc8544_ds) {
190*4882a593Smuzhiyun .name = "MPC8544 DS",
191*4882a593Smuzhiyun .probe = mpc8544_ds_probe,
192*4882a593Smuzhiyun .setup_arch = mpc85xx_ds_setup_arch,
193*4882a593Smuzhiyun .init_IRQ = mpc85xx_ds_pic_init,
194*4882a593Smuzhiyun #ifdef CONFIG_PCI
195*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
196*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
197*4882a593Smuzhiyun #endif
198*4882a593Smuzhiyun .get_irq = mpic_get_irq,
199*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
200*4882a593Smuzhiyun .progress = udbg_progress,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
define_machine(mpc8572_ds)203*4882a593Smuzhiyun define_machine(mpc8572_ds) {
204*4882a593Smuzhiyun .name = "MPC8572 DS",
205*4882a593Smuzhiyun .probe = mpc8572_ds_probe,
206*4882a593Smuzhiyun .setup_arch = mpc85xx_ds_setup_arch,
207*4882a593Smuzhiyun .init_IRQ = mpc85xx_ds_pic_init,
208*4882a593Smuzhiyun #ifdef CONFIG_PCI
209*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
210*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
211*4882a593Smuzhiyun #endif
212*4882a593Smuzhiyun .get_irq = mpic_get_irq,
213*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
214*4882a593Smuzhiyun .progress = udbg_progress,
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
define_machine(p2020_ds)217*4882a593Smuzhiyun define_machine(p2020_ds) {
218*4882a593Smuzhiyun .name = "P2020 DS",
219*4882a593Smuzhiyun .probe = p2020_ds_probe,
220*4882a593Smuzhiyun .setup_arch = mpc85xx_ds_setup_arch,
221*4882a593Smuzhiyun .init_IRQ = mpc85xx_ds_pic_init,
222*4882a593Smuzhiyun #ifdef CONFIG_PCI
223*4882a593Smuzhiyun .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
224*4882a593Smuzhiyun .pcibios_fixup_phb = fsl_pcibios_fixup_phb,
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun .get_irq = mpic_get_irq,
227*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
228*4882a593Smuzhiyun .progress = udbg_progress,
229*4882a593Smuzhiyun };
230