1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * MPC85xx setup and early boot code plus other random bits.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Maintained by Kumar Gala (see MAINTAINERS for contact information)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright 2005 Freescale Semiconductor Inc.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/stddef.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/kdev_t.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/seq_file.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #include <asm/time.h>
19*4882a593Smuzhiyun #include <asm/machdep.h>
20*4882a593Smuzhiyun #include <asm/pci-bridge.h>
21*4882a593Smuzhiyun #include <asm/mpic.h>
22*4882a593Smuzhiyun #include <mm/mmu_decl.h>
23*4882a593Smuzhiyun #include <asm/udbg.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <sysdev/fsl_soc.h>
26*4882a593Smuzhiyun #include <sysdev/fsl_pci.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #ifdef CONFIG_CPM2
29*4882a593Smuzhiyun #include <asm/cpm2.h>
30*4882a593Smuzhiyun #include <sysdev/cpm2_pic.h>
31*4882a593Smuzhiyun #endif
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "mpc85xx.h"
34*4882a593Smuzhiyun
mpc85xx_ads_pic_init(void)35*4882a593Smuzhiyun static void __init mpc85xx_ads_pic_init(void)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun struct mpic *mpic = mpic_alloc(NULL, 0, MPIC_BIG_ENDIAN,
38*4882a593Smuzhiyun 0, 256, " OpenPIC ");
39*4882a593Smuzhiyun BUG_ON(mpic == NULL);
40*4882a593Smuzhiyun mpic_init(mpic);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun mpc85xx_cpm2_pic_init();
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun * Setup the architecture
47*4882a593Smuzhiyun */
48*4882a593Smuzhiyun #ifdef CONFIG_CPM2
49*4882a593Smuzhiyun struct cpm_pin {
50*4882a593Smuzhiyun int port, pin, flags;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun static const struct cpm_pin mpc8560_ads_pins[] = {
54*4882a593Smuzhiyun /* SCC1 */
55*4882a593Smuzhiyun {3, 29, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
56*4882a593Smuzhiyun {3, 30, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
57*4882a593Smuzhiyun {3, 31, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* SCC2 */
60*4882a593Smuzhiyun {2, 12, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
61*4882a593Smuzhiyun {2, 13, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
62*4882a593Smuzhiyun {3, 26, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
63*4882a593Smuzhiyun {3, 27, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
64*4882a593Smuzhiyun {3, 28, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* FCC2 */
67*4882a593Smuzhiyun {1, 18, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
68*4882a593Smuzhiyun {1, 19, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
69*4882a593Smuzhiyun {1, 20, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
70*4882a593Smuzhiyun {1, 21, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
71*4882a593Smuzhiyun {1, 22, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
72*4882a593Smuzhiyun {1, 23, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
73*4882a593Smuzhiyun {1, 24, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
74*4882a593Smuzhiyun {1, 25, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
75*4882a593Smuzhiyun {1, 26, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
76*4882a593Smuzhiyun {1, 27, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
77*4882a593Smuzhiyun {1, 28, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
78*4882a593Smuzhiyun {1, 29, CPM_PIN_OUTPUT | CPM_PIN_SECONDARY},
79*4882a593Smuzhiyun {1, 30, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
80*4882a593Smuzhiyun {1, 31, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
81*4882a593Smuzhiyun {2, 18, CPM_PIN_INPUT | CPM_PIN_PRIMARY}, /* CLK14 */
82*4882a593Smuzhiyun {2, 19, CPM_PIN_INPUT | CPM_PIN_PRIMARY}, /* CLK13 */
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun /* FCC3 */
85*4882a593Smuzhiyun {1, 4, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
86*4882a593Smuzhiyun {1, 5, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
87*4882a593Smuzhiyun {1, 6, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
88*4882a593Smuzhiyun {1, 8, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
89*4882a593Smuzhiyun {1, 9, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
90*4882a593Smuzhiyun {1, 10, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
91*4882a593Smuzhiyun {1, 11, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
92*4882a593Smuzhiyun {1, 12, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
93*4882a593Smuzhiyun {1, 13, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
94*4882a593Smuzhiyun {1, 14, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
95*4882a593Smuzhiyun {1, 15, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
96*4882a593Smuzhiyun {1, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
97*4882a593Smuzhiyun {1, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY},
98*4882a593Smuzhiyun {2, 16, CPM_PIN_INPUT | CPM_PIN_PRIMARY}, /* CLK16 */
99*4882a593Smuzhiyun {2, 17, CPM_PIN_INPUT | CPM_PIN_PRIMARY}, /* CLK15 */
100*4882a593Smuzhiyun {2, 27, CPM_PIN_OUTPUT | CPM_PIN_PRIMARY},
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
init_ioports(void)103*4882a593Smuzhiyun static void __init init_ioports(void)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun int i;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(mpc8560_ads_pins); i++) {
108*4882a593Smuzhiyun const struct cpm_pin *pin = &mpc8560_ads_pins[i];
109*4882a593Smuzhiyun cpm2_set_pin(pin->port, pin->pin, pin->flags);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_RX);
113*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC1, CPM_BRG1, CPM_CLK_TX);
114*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC2, CPM_BRG2, CPM_CLK_RX);
115*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_SCC2, CPM_BRG2, CPM_CLK_TX);
116*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK13, CPM_CLK_RX);
117*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC2, CPM_CLK14, CPM_CLK_TX);
118*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC3, CPM_CLK15, CPM_CLK_RX);
119*4882a593Smuzhiyun cpm2_clk_setup(CPM_CLK_FCC3, CPM_CLK16, CPM_CLK_TX);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun
mpc85xx_ads_setup_arch(void)123*4882a593Smuzhiyun static void __init mpc85xx_ads_setup_arch(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun if (ppc_md.progress)
126*4882a593Smuzhiyun ppc_md.progress("mpc85xx_ads_setup_arch()", 0);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #ifdef CONFIG_CPM2
129*4882a593Smuzhiyun cpm2_reset();
130*4882a593Smuzhiyun init_ioports();
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun fsl_pci_assign_primary();
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
mpc85xx_ads_show_cpuinfo(struct seq_file * m)136*4882a593Smuzhiyun static void mpc85xx_ads_show_cpuinfo(struct seq_file *m)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun uint pvid, svid, phid1;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun pvid = mfspr(SPRN_PVR);
141*4882a593Smuzhiyun svid = mfspr(SPRN_SVR);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");
144*4882a593Smuzhiyun seq_printf(m, "PVR\t\t: 0x%x\n", pvid);
145*4882a593Smuzhiyun seq_printf(m, "SVR\t\t: 0x%x\n", svid);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Display cpu Pll setting */
148*4882a593Smuzhiyun phid1 = mfspr(SPRN_HID1);
149*4882a593Smuzhiyun seq_printf(m, "PLL setting\t: 0x%x\n", ((phid1 >> 24) & 0x3f));
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun machine_arch_initcall(mpc85xx_ads, mpc85xx_common_publish_devices);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Called very early, device-tree isn't unflattened
156*4882a593Smuzhiyun */
mpc85xx_ads_probe(void)157*4882a593Smuzhiyun static int __init mpc85xx_ads_probe(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun return of_machine_is_compatible("MPC85xxADS");
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
define_machine(mpc85xx_ads)162*4882a593Smuzhiyun define_machine(mpc85xx_ads) {
163*4882a593Smuzhiyun .name = "MPC85xx ADS",
164*4882a593Smuzhiyun .probe = mpc85xx_ads_probe,
165*4882a593Smuzhiyun .setup_arch = mpc85xx_ads_setup_arch,
166*4882a593Smuzhiyun .init_IRQ = mpc85xx_ads_pic_init,
167*4882a593Smuzhiyun .show_cpuinfo = mpc85xx_ads_show_cpuinfo,
168*4882a593Smuzhiyun .get_irq = mpic_get_irq,
169*4882a593Smuzhiyun .calibrate_decr = generic_calibrate_decr,
170*4882a593Smuzhiyun .progress = udbg_progress,
171*4882a593Smuzhiyun };
172